Przeglądaj źródła

Add note on dev board usage of SPI bus 0 (#1591)

Mike Pye 7 lat temu
rodzic
commit
9a30797ba2
1 zmienionych plików z 10 dodań i 0 usunięć
  1. 10 0
      docs/en/modules/spi.md

+ 10 - 0
docs/en/modules/spi.md

@@ -6,6 +6,16 @@
 All transactions for sending and receiving are most-significant-bit first and least-significant last.
 For technical details of the underlying hardware refer to [metalphreak's ESP8266 HSPI articles](http://d.av.id.au/blog/tag/hspi/).
 
+## A note on the SPI busses
+
+The ESP hardware provides two SPI busses, with IDs 0, and 1, which map to pins
+generally labelled SPI and HSPI.
+
+If you are using any kind of development board which provides flash, then bus
+ID 0 (SPI) is almost certainly used for communicating with the flash chip.
+You probably want to choose bus ID 1 (HSPI) for your communication, as you
+will have uncontended use of it.
+
 ## High Level Functions
 The high level functions provide a send & receive API for half- and
 full-duplex mode. Sent and received data items are restricted to 1 - 32 bit