t4qds.h 7.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252
  1. /* SPDX-License-Identifier: GPL-2.0+ */
  2. /*
  3. * Copyright 2011-2012 Freescale Semiconductor, Inc.
  4. */
  5. /*
  6. * Corenet DS style board configuration file
  7. */
  8. #ifndef __T4QDS_H
  9. #define __T4QDS_H
  10. /* High Level Configuration Options */
  11. #define CONFIG_SYS_BOOK3E_HV /* Category E.HV supported */
  12. #ifndef CONFIG_RESET_VECTOR_ADDRESS
  13. #define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc
  14. #endif
  15. #define CONFIG_SYS_FSL_CPC /* Corenet Platform Cache */
  16. #define CONFIG_SYS_NUM_CPC CONFIG_SYS_NUM_DDR_CTLRS
  17. #define CONFIG_PCIE1 /* PCIE controller 1 */
  18. #define CONFIG_PCIE2 /* PCIE controller 2 */
  19. #define CONFIG_PCIE3 /* PCIE controller 3 */
  20. #define CONFIG_FSL_PCI_INIT /* Use common FSL init code */
  21. #define CONFIG_SYS_PCI_64BIT /* enable 64-bit PCI resources */
  22. #define CONFIG_SYS_SRIO
  23. #define CONFIG_SRIO1 /* SRIO port 1 */
  24. #define CONFIG_SRIO2 /* SRIO port 2 */
  25. #define CONFIG_ENV_OVERWRITE
  26. /*
  27. * These can be toggled for performance analysis, otherwise use default.
  28. */
  29. #define CONFIG_SYS_CACHE_STASHING
  30. #define CONFIG_BTB /* toggle branch predition */
  31. #ifdef CONFIG_DDR_ECC
  32. #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER
  33. #define CONFIG_MEM_INIT_VALUE 0xdeadbeef
  34. #endif
  35. #define CONFIG_ENABLE_36BIT_PHYS
  36. #define CONFIG_ADDR_MAP
  37. #define CONFIG_SYS_NUM_ADDR_MAP 64 /* number of TLB1 entries */
  38. #define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest works on */
  39. #define CONFIG_SYS_MEMTEST_END 0x00400000
  40. /*
  41. * Config the L3 Cache as L3 SRAM
  42. */
  43. #define CONFIG_SYS_INIT_L3_ADDR 0xFFFC0000
  44. #define CONFIG_SYS_L3_SIZE (512 << 10)
  45. #define CONFIG_SPL_GD_ADDR (CONFIG_SYS_INIT_L3_ADDR + 32 * 1024)
  46. #define SPL_ENV_ADDR (CONFIG_SPL_GD_ADDR + 4 * 1024)
  47. #define CONFIG_SPL_RELOC_MALLOC_ADDR (CONFIG_SPL_GD_ADDR + 12 * 1024)
  48. #define CONFIG_SPL_RELOC_MALLOC_SIZE (50 << 10)
  49. #define CONFIG_SPL_RELOC_STACK (CONFIG_SPL_GD_ADDR + 64 * 1024)
  50. #define CONFIG_SYS_DCSRBAR 0xf0000000
  51. #define CONFIG_SYS_DCSRBAR_PHYS 0xf00000000ull
  52. /*
  53. * DDR Setup
  54. */
  55. #define CONFIG_VERY_BIG_RAM
  56. #define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
  57. #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
  58. #define CONFIG_DIMM_SLOTS_PER_CTLR 2
  59. #define CONFIG_CHIP_SELECTS_PER_CTRL 4
  60. #define CONFIG_DDR_SPD
  61. /*
  62. * IFC Definitions
  63. */
  64. #define CONFIG_SYS_FLASH_BASE 0xe0000000
  65. #define CONFIG_SYS_FLASH_BASE_PHYS (0xf00000000ull | CONFIG_SYS_FLASH_BASE)
  66. #ifdef CONFIG_SPL_BUILD
  67. #define CONFIG_SYS_MONITOR_BASE CONFIG_SPL_TEXT_BASE
  68. #else
  69. #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
  70. #endif
  71. #define CONFIG_HWCONFIG
  72. /* define to use L1 as initial stack */
  73. #define CONFIG_L1_INIT_RAM
  74. #define CONFIG_SYS_INIT_RAM_LOCK
  75. #define CONFIG_SYS_INIT_RAM_ADDR 0xfdd00000 /* Initial L1 address */
  76. #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0xf
  77. #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW 0xfe03c000
  78. /* The assembler doesn't like typecast */
  79. #define CONFIG_SYS_INIT_RAM_ADDR_PHYS \
  80. ((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \
  81. CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW)
  82. #define CONFIG_SYS_INIT_RAM_SIZE 0x00004000
  83. #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - \
  84. GENERATED_GBL_DATA_SIZE)
  85. #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
  86. #define CONFIG_SYS_MONITOR_LEN (768 * 1024)
  87. #define CONFIG_SYS_MALLOC_LEN (4 * 1024 * 1024)
  88. /* Serial Port - controlled on board with jumper J8
  89. * open - index 2
  90. * shorted - index 1
  91. */
  92. #define CONFIG_SYS_NS16550_SERIAL
  93. #define CONFIG_SYS_NS16550_REG_SIZE 1
  94. #define CONFIG_SYS_NS16550_CLK (get_bus_freq(0)/2)
  95. #define CONFIG_SYS_BAUDRATE_TABLE \
  96. {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
  97. #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x11C500)
  98. #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x11C600)
  99. #define CONFIG_SYS_NS16550_COM3 (CONFIG_SYS_CCSRBAR+0x11D500)
  100. #define CONFIG_SYS_NS16550_COM4 (CONFIG_SYS_CCSRBAR+0x11D600)
  101. /* I2C */
  102. #define CONFIG_SYS_I2C
  103. #define CONFIG_SYS_I2C_FSL
  104. #define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
  105. #define CONFIG_SYS_FSL_I2C_OFFSET 0x118000
  106. #define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F
  107. #define CONFIG_SYS_FSL_I2C2_OFFSET 0x118100
  108. /*
  109. * RapidIO
  110. */
  111. #define CONFIG_SYS_SRIO1_MEM_VIRT 0xa0000000
  112. #define CONFIG_SYS_SRIO1_MEM_PHYS 0xc20000000ull
  113. #define CONFIG_SYS_SRIO1_MEM_SIZE 0x10000000 /* 256M */
  114. #define CONFIG_SYS_SRIO2_MEM_VIRT 0xb0000000
  115. #define CONFIG_SYS_SRIO2_MEM_PHYS 0xc30000000ull
  116. #define CONFIG_SYS_SRIO2_MEM_SIZE 0x10000000 /* 256M */
  117. /*
  118. * General PCI
  119. * Memory space is mapped 1-1, but I/O space must start from 0.
  120. */
  121. /* controller 1, direct to uli, tgtid 3, Base address 20000 */
  122. #define CONFIG_SYS_PCIE1_MEM_VIRT 0x80000000
  123. #define CONFIG_SYS_PCIE1_MEM_BUS 0xe0000000
  124. #define CONFIG_SYS_PCIE1_MEM_PHYS 0xc00000000ull
  125. #define CONFIG_SYS_PCIE1_MEM_SIZE 0x20000000 /* 512M */
  126. #define CONFIG_SYS_PCIE1_IO_VIRT 0xf8000000
  127. #define CONFIG_SYS_PCIE1_IO_BUS 0x00000000
  128. #define CONFIG_SYS_PCIE1_IO_PHYS 0xff8000000ull
  129. #define CONFIG_SYS_PCIE1_IO_SIZE 0x00010000 /* 64k */
  130. /* controller 2, Slot 2, tgtid 2, Base address 201000 */
  131. #define CONFIG_SYS_PCIE2_MEM_VIRT 0xa0000000
  132. #define CONFIG_SYS_PCIE2_MEM_BUS 0xe0000000
  133. #define CONFIG_SYS_PCIE2_MEM_PHYS 0xc20000000ull
  134. #define CONFIG_SYS_PCIE2_MEM_SIZE 0x20000000 /* 512M */
  135. #define CONFIG_SYS_PCIE2_IO_VIRT 0xf8010000
  136. #define CONFIG_SYS_PCIE2_IO_BUS 0x00000000
  137. #define CONFIG_SYS_PCIE2_IO_PHYS 0xff8010000ull
  138. #define CONFIG_SYS_PCIE2_IO_SIZE 0x00010000 /* 64k */
  139. /* controller 3, Slot 1, tgtid 1, Base address 202000 */
  140. #define CONFIG_SYS_PCIE3_MEM_VIRT 0xc0000000
  141. #define CONFIG_SYS_PCIE3_MEM_BUS 0xe0000000
  142. #define CONFIG_SYS_PCIE3_MEM_PHYS 0xc40000000ull
  143. #define CONFIG_SYS_PCIE3_MEM_SIZE 0x20000000 /* 512M */
  144. #define CONFIG_SYS_PCIE3_IO_VIRT 0xf8020000
  145. #define CONFIG_SYS_PCIE3_IO_BUS 0x00000000
  146. #define CONFIG_SYS_PCIE3_IO_PHYS 0xff8020000ull
  147. #define CONFIG_SYS_PCIE3_IO_SIZE 0x00010000 /* 64k */
  148. /* controller 4, Base address 203000 */
  149. #define CONFIG_SYS_PCIE4_MEM_BUS 0xe0000000
  150. #define CONFIG_SYS_PCIE4_MEM_PHYS 0xc60000000ull
  151. #define CONFIG_SYS_PCIE4_MEM_SIZE 0x20000000 /* 512M */
  152. #define CONFIG_SYS_PCIE4_IO_BUS 0x00000000
  153. #define CONFIG_SYS_PCIE4_IO_PHYS 0xff8030000ull
  154. #define CONFIG_SYS_PCIE4_IO_SIZE 0x00010000 /* 64k */
  155. #ifdef CONFIG_PCI
  156. #define CONFIG_PCI_INDIRECT_BRIDGE
  157. #define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
  158. #endif /* CONFIG_PCI */
  159. /* SATA */
  160. #ifdef CONFIG_FSL_SATA_V2
  161. #define CONFIG_SYS_SATA_MAX_DEVICE 2
  162. #define CONFIG_SATA1
  163. #define CONFIG_SYS_SATA1 CONFIG_SYS_MPC85xx_SATA1_ADDR
  164. #define CONFIG_SYS_SATA1_FLAGS FLAGS_DMA
  165. #define CONFIG_SATA2
  166. #define CONFIG_SYS_SATA2 CONFIG_SYS_MPC85xx_SATA2_ADDR
  167. #define CONFIG_SYS_SATA2_FLAGS FLAGS_DMA
  168. #define CONFIG_LBA48
  169. #endif
  170. #ifdef CONFIG_FMAN_ENET
  171. #define CONFIG_ETHPRIME "FM1@DTSEC1"
  172. #endif
  173. /*
  174. * Environment
  175. */
  176. #define CONFIG_LOADS_ECHO /* echo on for serial download */
  177. #define CONFIG_SYS_LOADS_BAUD_CHANGE /* allow baudrate change */
  178. /*
  179. * Command line configuration.
  180. */
  181. /*
  182. * Miscellaneous configurable options
  183. */
  184. #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
  185. /*
  186. * For booting Linux, the board info and command line data
  187. * have to be in the first 64 MB of memory, since this is
  188. * the maximum mapped by the Linux kernel during initialization.
  189. */
  190. #define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial map for Linux*/
  191. #define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
  192. #ifdef CONFIG_CMD_KGDB
  193. #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
  194. #endif
  195. /*
  196. * Environment Configuration
  197. */
  198. #define CONFIG_ROOTPATH "/opt/nfsroot"
  199. #define CONFIG_BOOTFILE "uImage"
  200. #define CONFIG_UBOOTPATH "u-boot.bin" /* U-Boot image on TFTP server*/
  201. /* default location for tftp and bootm */
  202. #define CONFIG_LOADADDR 1000000
  203. #define CONFIG_HVBOOT \
  204. "setenv bootargs config-addr=0x60000000; " \
  205. "bootm 0x01000000 - 0x00f00000"
  206. #endif /* __CONFIG_H */