sama5d4ek.h 1.6 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162
  1. /* SPDX-License-Identifier: GPL-2.0+ */
  2. /*
  3. * Configuration settings for the SAMA5D4EK board.
  4. *
  5. * Copyright (C) 2014 Atmel
  6. * Bo Shen <voice.shen@atmel.com>
  7. */
  8. #ifndef __CONFIG_H
  9. #define __CONFIG_H
  10. #include "at91-sama5_common.h"
  11. /* SDRAM */
  12. #define CONFIG_SYS_SDRAM_BASE 0x20000000
  13. #define CONFIG_SYS_SDRAM_SIZE 0x20000000
  14. #ifdef CONFIG_SPL_BUILD
  15. #define CONFIG_SYS_INIT_SP_ADDR 0x218000
  16. #else
  17. #define CONFIG_SYS_INIT_SP_ADDR \
  18. (CONFIG_SYS_SDRAM_BASE + 16 * 1024 - GENERATED_GBL_DATA_SIZE)
  19. #endif
  20. #define CONFIG_SYS_LOAD_ADDR 0x22000000 /* load address */
  21. /* NAND flash */
  22. #ifdef CONFIG_CMD_NAND
  23. #define CONFIG_SYS_MAX_NAND_DEVICE 1
  24. #define CONFIG_SYS_NAND_BASE 0x80000000
  25. /* our ALE is AD21 */
  26. #define CONFIG_SYS_NAND_MASK_ALE (1 << 21)
  27. /* our CLE is AD22 */
  28. #define CONFIG_SYS_NAND_MASK_CLE (1 << 22)
  29. #define CONFIG_SYS_NAND_ONFI_DETECTION
  30. #endif
  31. /* SPL */
  32. #define CONFIG_SPL_MAX_SIZE 0x18000
  33. #define CONFIG_SPL_BSS_START_ADDR 0x20000000
  34. #define CONFIG_SPL_BSS_MAX_SIZE 0x80000
  35. #define CONFIG_SYS_SPL_MALLOC_START 0x20080000
  36. #define CONFIG_SYS_SPL_MALLOC_SIZE 0x80000
  37. #define CONFIG_SYS_MONITOR_LEN (512 << 10)
  38. #ifdef CONFIG_SD_BOOT
  39. #define CONFIG_SYS_MMCSD_FS_BOOT_PARTITION 1
  40. #define CONFIG_SPL_FS_LOAD_PAYLOAD_NAME "u-boot.img"
  41. #elif CONFIG_NAND_BOOT
  42. #define CONFIG_SPL_NAND_DRIVERS
  43. #define CONFIG_SPL_NAND_BASE
  44. #endif
  45. #define CONFIG_SYS_NAND_U_BOOT_OFFS 0x40000
  46. #define CONFIG_SYS_NAND_5_ADDR_CYCLE
  47. #define CONFIG_SYS_NAND_PAGE_SIZE 0x1000
  48. #define CONFIG_SYS_NAND_PAGE_COUNT 64
  49. #define CONFIG_SYS_NAND_OOBSIZE 224
  50. #define CONFIG_SYS_NAND_BLOCK_SIZE 0x40000
  51. #define CONFIG_SYS_NAND_BAD_BLOCK_POS 0x0
  52. #endif