db-88f6720.h 1.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475
  1. /* SPDX-License-Identifier: GPL-2.0+ */
  2. /*
  3. * Copyright (C) 2016 Stefan Roese <sr@denx.de>
  4. */
  5. #ifndef _CONFIG_DB_88F6720_H
  6. #define _CONFIG_DB_88F6720_H
  7. /*
  8. * High Level Configuration Options (easy to change)
  9. */
  10. /*
  11. * TEXT_BASE needs to be below 16MiB, since this area is scrubbed
  12. * for DDR ECC byte filling in the SPL before loading the main
  13. * U-Boot into it.
  14. */
  15. #define CONFIG_SYS_TCLK 200000000 /* 200MHz */
  16. /*
  17. * Commands configuration
  18. */
  19. /* I2C */
  20. #define CONFIG_SYS_I2C
  21. #define CONFIG_SYS_I2C_MVTWSI
  22. #define CONFIG_I2C_MVTWSI_BASE0 MVEBU_TWSI_BASE
  23. #define CONFIG_SYS_I2C_SLAVE 0x0
  24. #define CONFIG_SYS_I2C_SPEED 100000
  25. /* USB/EHCI configuration */
  26. #define CONFIG_EHCI_IS_TDI
  27. #define CONFIG_USB_MAX_CONTROLLER_COUNT 3
  28. /* Environment in SPI NOR flash */
  29. #define PHY_ANEG_TIMEOUT 8000 /* PHY needs a longer aneg time */
  30. /*
  31. * mv-common.h should be defined after CMD configs since it used them
  32. * to enable certain macros
  33. */
  34. #include "mv-common.h"
  35. /*
  36. * Memory layout while starting into the bin_hdr via the
  37. * BootROM:
  38. *
  39. * 0x4000.4000 - 0x4003.4000 headers space (192KiB)
  40. * 0x4000.4030 bin_hdr start address
  41. * 0x4003.4000 - 0x4004.7c00 BootROM memory allocations (15KiB)
  42. * 0x4007.fffc BootROM stack top
  43. *
  44. * The address space between 0x4007.fffc and 0x400f.fff is not locked in
  45. * L2 cache thus cannot be used.
  46. */
  47. /* SPL */
  48. /* Defines for SPL */
  49. #define CONFIG_SPL_MAX_SIZE ((128 << 10) - 0x4030)
  50. #define CONFIG_SPL_BSS_START_ADDR (0x40000000 + (128 << 10))
  51. #define CONFIG_SPL_BSS_MAX_SIZE (16 << 10)
  52. #ifdef CONFIG_SPL_BUILD
  53. #define CONFIG_SYS_MALLOC_SIMPLE
  54. #endif
  55. #define CONFIG_SPL_STACK (0x40000000 + ((192 - 16) << 10))
  56. #define CONFIG_SPL_BOOTROM_SAVE (CONFIG_SPL_STACK + 4)
  57. /* SPL related SPI defines */
  58. #define CONFIG_SYS_U_BOOT_OFFS CONFIG_SYS_SPI_U_BOOT_OFFS
  59. #endif /* _CONFIG_DB_88F6720_H */