T104xRDB.h 25 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811
  1. /* SPDX-License-Identifier: GPL-2.0+ */
  2. /*
  3. * Copyright 2014 Freescale Semiconductor, Inc.
  4. */
  5. #ifndef __CONFIG_H
  6. #define __CONFIG_H
  7. /*
  8. * T104x RDB board configuration file
  9. */
  10. #include <asm/config_mpc85xx.h>
  11. #ifdef CONFIG_RAMBOOT_PBL
  12. #ifndef CONFIG_NXP_ESBC
  13. #define CONFIG_SYS_FSL_PBL_PBI $(SRCTREE)/board/freescale/t104xrdb/t104x_pbi.cfg
  14. #else
  15. #define CONFIG_SYS_FSL_PBL_PBI \
  16. $(SRCTREE)/board/freescale/t104xrdb/t104x_pbi_sb.cfg
  17. #endif
  18. #define CONFIG_SPL_FLUSH_IMAGE
  19. #define CONFIG_SPL_PAD_TO 0x40000
  20. #define CONFIG_SPL_MAX_SIZE 0x28000
  21. #ifdef CONFIG_SPL_BUILD
  22. #define CONFIG_SPL_SKIP_RELOCATE
  23. #define CONFIG_SPL_COMMON_INIT_DDR
  24. #define CONFIG_SYS_CCSR_DO_NOT_RELOCATE
  25. #endif
  26. #define RESET_VECTOR_OFFSET 0x27FFC
  27. #define BOOT_PAGE_OFFSET 0x27000
  28. #ifdef CONFIG_MTD_RAW_NAND
  29. #ifdef CONFIG_NXP_ESBC
  30. #define CONFIG_U_BOOT_HDR_SIZE (16 << 10)
  31. /*
  32. * HDR would be appended at end of image and copied to DDR along
  33. * with U-Boot image.
  34. */
  35. #define CONFIG_SYS_NAND_U_BOOT_SIZE ((768 << 10) + \
  36. CONFIG_U_BOOT_HDR_SIZE)
  37. #else
  38. #define CONFIG_SYS_NAND_U_BOOT_SIZE (768 << 10)
  39. #endif
  40. #define CONFIG_SYS_NAND_U_BOOT_DST 0x30000000
  41. #define CONFIG_SYS_NAND_U_BOOT_START 0x30000000
  42. #define CONFIG_SYS_NAND_U_BOOT_OFFS (256 << 10)
  43. #ifdef CONFIG_TARGET_T1040RDB
  44. #define CONFIG_SYS_FSL_PBL_RCW \
  45. $(SRCTREE)/board/freescale/t104xrdb/t1040_nand_rcw.cfg
  46. #endif
  47. #ifdef CONFIG_TARGET_T1042RDB_PI
  48. #define CONFIG_SYS_FSL_PBL_RCW \
  49. $(SRCTREE)/board/freescale/t104xrdb/t1042_pi_nand_rcw.cfg
  50. #endif
  51. #ifdef CONFIG_TARGET_T1042RDB
  52. #define CONFIG_SYS_FSL_PBL_RCW \
  53. $(SRCTREE)/board/freescale/t104xrdb/t1042_nand_rcw.cfg
  54. #endif
  55. #ifdef CONFIG_TARGET_T1040D4RDB
  56. #define CONFIG_SYS_FSL_PBL_RCW \
  57. $(SRCTREE)/board/freescale/t104xrdb/t1040d4_nand_rcw.cfg
  58. #endif
  59. #ifdef CONFIG_TARGET_T1042D4RDB
  60. #define CONFIG_SYS_FSL_PBL_RCW \
  61. $(SRCTREE)/board/freescale/t104xrdb/t1042d4_nand_rcw.cfg
  62. #endif
  63. #endif
  64. #ifdef CONFIG_SPIFLASH
  65. #define CONFIG_RESET_VECTOR_ADDRESS 0x30000FFC
  66. #define CONFIG_SPL_SPI_FLASH_MINIMAL
  67. #define CONFIG_SYS_SPI_FLASH_U_BOOT_SIZE (768 << 10)
  68. #define CONFIG_SYS_SPI_FLASH_U_BOOT_DST (0x30000000)
  69. #define CONFIG_SYS_SPI_FLASH_U_BOOT_START (0x30000000)
  70. #define CONFIG_SYS_SPI_FLASH_U_BOOT_OFFS (256 << 10)
  71. #ifndef CONFIG_SPL_BUILD
  72. #define CONFIG_SYS_MPC85XX_NO_RESETVEC
  73. #endif
  74. #ifdef CONFIG_TARGET_T1040RDB
  75. #define CONFIG_SYS_FSL_PBL_RCW \
  76. $(SRCTREE)/board/freescale/t104xrdb/t1040_spi_rcw.cfg
  77. #endif
  78. #ifdef CONFIG_TARGET_T1042RDB_PI
  79. #define CONFIG_SYS_FSL_PBL_RCW \
  80. $(SRCTREE)/board/freescale/t104xrdb/t1042_pi_spi_rcw.cfg
  81. #endif
  82. #ifdef CONFIG_TARGET_T1042RDB
  83. #define CONFIG_SYS_FSL_PBL_RCW \
  84. $(SRCTREE)/board/freescale/t104xrdb/t1042_spi_rcw.cfg
  85. #endif
  86. #ifdef CONFIG_TARGET_T1040D4RDB
  87. #define CONFIG_SYS_FSL_PBL_RCW \
  88. $(SRCTREE)/board/freescale/t104xrdb/t1040d4_spi_rcw.cfg
  89. #endif
  90. #ifdef CONFIG_TARGET_T1042D4RDB
  91. #define CONFIG_SYS_FSL_PBL_RCW \
  92. $(SRCTREE)/board/freescale/t104xrdb/t1042d4_spi_rcw.cfg
  93. #endif
  94. #endif
  95. #ifdef CONFIG_SDCARD
  96. #define CONFIG_RESET_VECTOR_ADDRESS 0x30000FFC
  97. #define CONFIG_SYS_MMC_U_BOOT_SIZE (768 << 10)
  98. #define CONFIG_SYS_MMC_U_BOOT_DST (0x30000000)
  99. #define CONFIG_SYS_MMC_U_BOOT_START (0x30000000)
  100. #define CONFIG_SYS_MMC_U_BOOT_OFFS (260 << 10)
  101. #ifndef CONFIG_SPL_BUILD
  102. #define CONFIG_SYS_MPC85XX_NO_RESETVEC
  103. #endif
  104. #ifdef CONFIG_TARGET_T1040RDB
  105. #define CONFIG_SYS_FSL_PBL_RCW \
  106. $(SRCTREE)/board/freescale/t104xrdb/t1040_sd_rcw.cfg
  107. #endif
  108. #ifdef CONFIG_TARGET_T1042RDB_PI
  109. #define CONFIG_SYS_FSL_PBL_RCW \
  110. $(SRCTREE)/board/freescale/t104xrdb/t1042_pi_sd_rcw.cfg
  111. #endif
  112. #ifdef CONFIG_TARGET_T1042RDB
  113. #define CONFIG_SYS_FSL_PBL_RCW \
  114. $(SRCTREE)/board/freescale/t104xrdb/t1042_sd_rcw.cfg
  115. #endif
  116. #ifdef CONFIG_TARGET_T1040D4RDB
  117. #define CONFIG_SYS_FSL_PBL_RCW \
  118. $(SRCTREE)/board/freescale/t104xrdb/t1040d4_sd_rcw.cfg
  119. #endif
  120. #ifdef CONFIG_TARGET_T1042D4RDB
  121. #define CONFIG_SYS_FSL_PBL_RCW \
  122. $(SRCTREE)/board/freescale/t104xrdb/t1042d4_sd_rcw.cfg
  123. #endif
  124. #endif
  125. #endif
  126. /* High Level Configuration Options */
  127. #define CONFIG_SYS_BOOK3E_HV /* Category E.HV supported */
  128. /* support deep sleep */
  129. #define CONFIG_DEEP_SLEEP
  130. #ifndef CONFIG_RESET_VECTOR_ADDRESS
  131. #define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc
  132. #endif
  133. #define CONFIG_SYS_FSL_CPC /* Corenet Platform Cache */
  134. #define CONFIG_SYS_NUM_CPC CONFIG_SYS_NUM_DDR_CTLRS
  135. #define CONFIG_PCIE1 /* PCIE controller 1 */
  136. #define CONFIG_PCIE2 /* PCIE controller 2 */
  137. #define CONFIG_PCIE3 /* PCIE controller 3 */
  138. #define CONFIG_PCIE4 /* PCIE controller 4 */
  139. #define CONFIG_SYS_PCI_64BIT /* enable 64-bit PCI resources */
  140. #define CONFIG_ENV_OVERWRITE
  141. #if defined(CONFIG_SPIFLASH)
  142. #elif defined(CONFIG_SDCARD)
  143. #define CONFIG_SYS_MMC_ENV_DEV 0
  144. #elif defined(CONFIG_MTD_RAW_NAND)
  145. #ifdef CONFIG_NXP_ESBC
  146. #define CONFIG_RAMBOOT_NAND
  147. #define CONFIG_BOOTSCRIPT_COPY_RAM
  148. #endif
  149. #endif
  150. #define CONFIG_SYS_CLK_FREQ 100000000
  151. #define CONFIG_DDR_CLK_FREQ 66666666
  152. /*
  153. * These can be toggled for performance analysis, otherwise use default.
  154. */
  155. #define CONFIG_SYS_CACHE_STASHING
  156. #define CONFIG_BACKSIDE_L2_CACHE
  157. #define CONFIG_SYS_INIT_L2CSR0 L2CSR0_L2E
  158. #define CONFIG_BTB /* toggle branch predition */
  159. #define CONFIG_DDR_ECC
  160. #ifdef CONFIG_DDR_ECC
  161. #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER
  162. #define CONFIG_MEM_INIT_VALUE 0xdeadbeef
  163. #endif
  164. #define CONFIG_ENABLE_36BIT_PHYS
  165. #define CONFIG_ADDR_MAP
  166. #define CONFIG_SYS_NUM_ADDR_MAP 64 /* number of TLB1 entries */
  167. #define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest works on */
  168. #define CONFIG_SYS_MEMTEST_END 0x00400000
  169. /*
  170. * Config the L3 Cache as L3 SRAM
  171. */
  172. #define CONFIG_SYS_INIT_L3_ADDR 0xFFFC0000
  173. /*
  174. * For Secure Boot CONFIG_SYS_INIT_L3_ADDR will be redefined and hence
  175. * Physical address (CONFIG_SYS_INIT_L3_ADDR) and virtual address
  176. * (CONFIG_SYS_INIT_L3_VADDR) will be different.
  177. */
  178. #define CONFIG_SYS_INIT_L3_VADDR 0xFFFC0000
  179. #define CONFIG_SYS_L3_SIZE 256 << 10
  180. #define CONFIG_SPL_GD_ADDR (CONFIG_SYS_INIT_L3_VADDR + 32 * 1024)
  181. #define SPL_ENV_ADDR (CONFIG_SPL_GD_ADDR + 4 * 1024)
  182. #define CONFIG_SPL_RELOC_MALLOC_ADDR (CONFIG_SPL_GD_ADDR + 12 * 1024)
  183. #define CONFIG_SPL_RELOC_MALLOC_SIZE (30 << 10)
  184. #define CONFIG_SPL_RELOC_STACK (CONFIG_SPL_GD_ADDR + 64 * 1024)
  185. #define CONFIG_SYS_DCSRBAR 0xf0000000
  186. #define CONFIG_SYS_DCSRBAR_PHYS 0xf00000000ull
  187. /*
  188. * DDR Setup
  189. */
  190. #define CONFIG_VERY_BIG_RAM
  191. #define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
  192. #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
  193. #define CONFIG_DIMM_SLOTS_PER_CTLR 1
  194. #define CONFIG_CHIP_SELECTS_PER_CTRL (2 * CONFIG_DIMM_SLOTS_PER_CTLR)
  195. #define CONFIG_DDR_SPD
  196. #define CONFIG_SYS_SPD_BUS_NUM 0
  197. #define SPD_EEPROM_ADDRESS 0x51
  198. #define CONFIG_SYS_SDRAM_SIZE 4096 /* for fixed parameter use */
  199. /*
  200. * IFC Definitions
  201. */
  202. #define CONFIG_SYS_FLASH_BASE 0xe8000000
  203. #define CONFIG_SYS_FLASH_BASE_PHYS (0xf00000000ull | CONFIG_SYS_FLASH_BASE)
  204. #define CONFIG_SYS_NOR_CSPR_EXT (0xf)
  205. #define CONFIG_SYS_NOR_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE) | \
  206. CSPR_PORT_SIZE_16 | \
  207. CSPR_MSEL_NOR | \
  208. CSPR_V)
  209. #define CONFIG_SYS_NOR_AMASK IFC_AMASK(128*1024*1024)
  210. /*
  211. * TDM Definition
  212. */
  213. #define T1040_TDM_QUIRK_CCSR_BASE 0xfe000000
  214. /* NOR Flash Timing Params */
  215. #define CONFIG_SYS_NOR_CSOR CSOR_NAND_TRHZ_80
  216. #define CONFIG_SYS_NOR_FTIM0 (FTIM0_NOR_TACSE(0x4) | \
  217. FTIM0_NOR_TEADC(0x5) | \
  218. FTIM0_NOR_TEAHC(0x5))
  219. #define CONFIG_SYS_NOR_FTIM1 (FTIM1_NOR_TACO(0x35) | \
  220. FTIM1_NOR_TRAD_NOR(0x1A) |\
  221. FTIM1_NOR_TSEQRAD_NOR(0x13))
  222. #define CONFIG_SYS_NOR_FTIM2 (FTIM2_NOR_TCS(0x4) | \
  223. FTIM2_NOR_TCH(0x4) | \
  224. FTIM2_NOR_TWPH(0x0E) | \
  225. FTIM2_NOR_TWP(0x1c))
  226. #define CONFIG_SYS_NOR_FTIM3 0x0
  227. #define CONFIG_SYS_FLASH_QUIET_TEST
  228. #define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
  229. #define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */
  230. #define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */
  231. #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
  232. #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
  233. #define CONFIG_SYS_FLASH_EMPTY_INFO
  234. #define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS}
  235. /* CPLD on IFC */
  236. #define CPLD_LBMAP_MASK 0x3F
  237. #define CPLD_BANK_SEL_MASK 0x07
  238. #define CPLD_BANK_OVERRIDE 0x40
  239. #define CPLD_LBMAP_ALTBANK 0x44 /* BANK OR | BANK 4 */
  240. #define CPLD_LBMAP_DFLTBANK 0x40 /* BANK OR | BANK0 */
  241. #define CPLD_LBMAP_RESET 0xFF
  242. #define CPLD_LBMAP_SHIFT 0x03
  243. #if defined(CONFIG_TARGET_T1042RDB_PI)
  244. #define CPLD_DIU_SEL_DFP 0x80
  245. #elif defined(CONFIG_TARGET_T1042D4RDB)
  246. #define CPLD_DIU_SEL_DFP 0xc0
  247. #endif
  248. #if defined(CONFIG_TARGET_T1040D4RDB)
  249. #define CPLD_INT_MASK_ALL 0xFF
  250. #define CPLD_INT_MASK_THERM 0x80
  251. #define CPLD_INT_MASK_DVI_DFP 0x40
  252. #define CPLD_INT_MASK_QSGMII1 0x20
  253. #define CPLD_INT_MASK_QSGMII2 0x10
  254. #define CPLD_INT_MASK_SGMI1 0x08
  255. #define CPLD_INT_MASK_SGMI2 0x04
  256. #define CPLD_INT_MASK_TDMR1 0x02
  257. #define CPLD_INT_MASK_TDMR2 0x01
  258. #endif
  259. #define CONFIG_SYS_CPLD_BASE 0xffdf0000
  260. #define CONFIG_SYS_CPLD_BASE_PHYS (0xf00000000ull | CONFIG_SYS_CPLD_BASE)
  261. #define CONFIG_SYS_CSPR2_EXT (0xf)
  262. #define CONFIG_SYS_CSPR2 (CSPR_PHYS_ADDR(CONFIG_SYS_CPLD_BASE_PHYS) \
  263. | CSPR_PORT_SIZE_8 \
  264. | CSPR_MSEL_GPCM \
  265. | CSPR_V)
  266. #define CONFIG_SYS_AMASK2 IFC_AMASK(64*1024)
  267. #define CONFIG_SYS_CSOR2 0x0
  268. /* CPLD Timing parameters for IFC CS2 */
  269. #define CONFIG_SYS_CS2_FTIM0 (FTIM0_GPCM_TACSE(0x0e) | \
  270. FTIM0_GPCM_TEADC(0x0e) | \
  271. FTIM0_GPCM_TEAHC(0x0e))
  272. #define CONFIG_SYS_CS2_FTIM1 (FTIM1_GPCM_TACO(0x0e) | \
  273. FTIM1_GPCM_TRAD(0x1f))
  274. #define CONFIG_SYS_CS2_FTIM2 (FTIM2_GPCM_TCS(0x0e) | \
  275. FTIM2_GPCM_TCH(0x8) | \
  276. FTIM2_GPCM_TWP(0x1f))
  277. #define CONFIG_SYS_CS2_FTIM3 0x0
  278. /* NAND Flash on IFC */
  279. #define CONFIG_NAND_FSL_IFC
  280. #define CONFIG_SYS_NAND_BASE 0xff800000
  281. #define CONFIG_SYS_NAND_BASE_PHYS (0xf00000000ull | CONFIG_SYS_NAND_BASE)
  282. #define CONFIG_SYS_NAND_CSPR_EXT (0xf)
  283. #define CONFIG_SYS_NAND_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
  284. | CSPR_PORT_SIZE_8 /* Port Size = 8 bit */ \
  285. | CSPR_MSEL_NAND /* MSEL = NAND */ \
  286. | CSPR_V)
  287. #define CONFIG_SYS_NAND_AMASK IFC_AMASK(64*1024)
  288. #define CONFIG_SYS_NAND_CSOR (CSOR_NAND_ECC_ENC_EN /* ECC on encode */ \
  289. | CSOR_NAND_ECC_DEC_EN /* ECC on decode */ \
  290. | CSOR_NAND_ECC_MODE_4 /* 4-bit ECC */ \
  291. | CSOR_NAND_RAL_3 /* RAL = 3Byes */ \
  292. | CSOR_NAND_PGS_4K /* Page Size = 4K */ \
  293. | CSOR_NAND_SPRZ_224/* Spare size = 224 */ \
  294. | CSOR_NAND_PB(64)) /*Pages Per Block = 64*/
  295. #define CONFIG_SYS_NAND_ONFI_DETECTION
  296. /* ONFI NAND Flash mode0 Timing Params */
  297. #define CONFIG_SYS_NAND_FTIM0 (FTIM0_NAND_TCCST(0x07) | \
  298. FTIM0_NAND_TWP(0x18) | \
  299. FTIM0_NAND_TWCHT(0x07) | \
  300. FTIM0_NAND_TWH(0x0a))
  301. #define CONFIG_SYS_NAND_FTIM1 (FTIM1_NAND_TADLE(0x32) | \
  302. FTIM1_NAND_TWBE(0x39) | \
  303. FTIM1_NAND_TRR(0x0e) | \
  304. FTIM1_NAND_TRP(0x18))
  305. #define CONFIG_SYS_NAND_FTIM2 (FTIM2_NAND_TRAD(0x0f) | \
  306. FTIM2_NAND_TREH(0x0a) | \
  307. FTIM2_NAND_TWHRE(0x1e))
  308. #define CONFIG_SYS_NAND_FTIM3 0x0
  309. #define CONFIG_SYS_NAND_DDR_LAW 11
  310. #define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE }
  311. #define CONFIG_SYS_MAX_NAND_DEVICE 1
  312. #define CONFIG_SYS_NAND_BLOCK_SIZE (512 * 1024)
  313. #if defined(CONFIG_MTD_RAW_NAND)
  314. #define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NAND_CSPR_EXT
  315. #define CONFIG_SYS_CSPR0 CONFIG_SYS_NAND_CSPR
  316. #define CONFIG_SYS_AMASK0 CONFIG_SYS_NAND_AMASK
  317. #define CONFIG_SYS_CSOR0 CONFIG_SYS_NAND_CSOR
  318. #define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NAND_FTIM0
  319. #define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NAND_FTIM1
  320. #define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NAND_FTIM2
  321. #define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NAND_FTIM3
  322. #define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NOR_CSPR_EXT
  323. #define CONFIG_SYS_CSPR1 CONFIG_SYS_NOR_CSPR
  324. #define CONFIG_SYS_AMASK1 CONFIG_SYS_NOR_AMASK
  325. #define CONFIG_SYS_CSOR1 CONFIG_SYS_NOR_CSOR
  326. #define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NOR_FTIM0
  327. #define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NOR_FTIM1
  328. #define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NOR_FTIM2
  329. #define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NOR_FTIM3
  330. #else
  331. #define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NOR_CSPR_EXT
  332. #define CONFIG_SYS_CSPR0 CONFIG_SYS_NOR_CSPR
  333. #define CONFIG_SYS_AMASK0 CONFIG_SYS_NOR_AMASK
  334. #define CONFIG_SYS_CSOR0 CONFIG_SYS_NOR_CSOR
  335. #define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NOR_FTIM0
  336. #define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NOR_FTIM1
  337. #define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NOR_FTIM2
  338. #define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NOR_FTIM3
  339. #define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NAND_CSPR_EXT
  340. #define CONFIG_SYS_CSPR1 CONFIG_SYS_NAND_CSPR
  341. #define CONFIG_SYS_AMASK1 CONFIG_SYS_NAND_AMASK
  342. #define CONFIG_SYS_CSOR1 CONFIG_SYS_NAND_CSOR
  343. #define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NAND_FTIM0
  344. #define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NAND_FTIM1
  345. #define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NAND_FTIM2
  346. #define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NAND_FTIM3
  347. #endif
  348. #ifdef CONFIG_SPL_BUILD
  349. #define CONFIG_SYS_MONITOR_BASE CONFIG_SPL_TEXT_BASE
  350. #else
  351. #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
  352. #endif
  353. #if defined(CONFIG_RAMBOOT_PBL)
  354. #define CONFIG_SYS_RAMBOOT
  355. #endif
  356. #ifdef CONFIG_SYS_FSL_ERRATUM_A008044
  357. #if defined(CONFIG_MTD_RAW_NAND)
  358. #define CONFIG_A008044_WORKAROUND
  359. #endif
  360. #endif
  361. #define CONFIG_HWCONFIG
  362. /* define to use L1 as initial stack */
  363. #define CONFIG_L1_INIT_RAM
  364. #define CONFIG_SYS_INIT_RAM_LOCK
  365. #define CONFIG_SYS_INIT_RAM_ADDR 0xfdd00000 /* Initial L1 address */
  366. #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0xf
  367. #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW 0xfe03c000
  368. /* The assembler doesn't like typecast */
  369. #define CONFIG_SYS_INIT_RAM_ADDR_PHYS \
  370. ((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \
  371. CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW)
  372. #define CONFIG_SYS_INIT_RAM_SIZE 0x00004000
  373. #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - \
  374. GENERATED_GBL_DATA_SIZE)
  375. #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
  376. #define CONFIG_SYS_MONITOR_LEN (768 * 1024)
  377. #define CONFIG_SYS_MALLOC_LEN (4 * 1024 * 1024)
  378. /* Serial Port - controlled on board with jumper J8
  379. * open - index 2
  380. * shorted - index 1
  381. */
  382. #define CONFIG_SYS_NS16550_SERIAL
  383. #define CONFIG_SYS_NS16550_REG_SIZE 1
  384. #define CONFIG_SYS_NS16550_CLK (get_bus_freq(0)/2)
  385. #define CONFIG_SYS_BAUDRATE_TABLE \
  386. {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
  387. #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x11C500)
  388. #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x11C600)
  389. #define CONFIG_SYS_NS16550_COM3 (CONFIG_SYS_CCSRBAR+0x11D500)
  390. #define CONFIG_SYS_NS16550_COM4 (CONFIG_SYS_CCSRBAR+0x11D600)
  391. #if defined(CONFIG_TARGET_T1042RDB_PI) || defined(CONFIG_TARGET_T1042D4RDB)
  392. /* Video */
  393. #define CONFIG_FSL_DIU_FB
  394. #ifdef CONFIG_FSL_DIU_FB
  395. #define CONFIG_FSL_DIU_CH7301
  396. #define CONFIG_SYS_DIU_ADDR (CONFIG_SYS_CCSRBAR + 0x180000)
  397. #define CONFIG_VIDEO_LOGO
  398. #define CONFIG_VIDEO_BMP_LOGO
  399. #endif
  400. #endif
  401. /* I2C */
  402. #define CONFIG_SYS_I2C
  403. #define CONFIG_SYS_I2C_FSL /* Use FSL common I2C driver */
  404. #define CONFIG_SYS_FSL_I2C_SPEED 400000 /* I2C speed in Hz */
  405. #define CONFIG_SYS_FSL_I2C2_SPEED 400000
  406. #define CONFIG_SYS_FSL_I2C3_SPEED 400000
  407. #define CONFIG_SYS_FSL_I2C4_SPEED 400000
  408. #define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
  409. #define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F
  410. #define CONFIG_SYS_FSL_I2C3_SLAVE 0x7F
  411. #define CONFIG_SYS_FSL_I2C4_SLAVE 0x7F
  412. #define CONFIG_SYS_FSL_I2C_OFFSET 0x118000
  413. #define CONFIG_SYS_FSL_I2C2_OFFSET 0x118100
  414. #define CONFIG_SYS_FSL_I2C3_OFFSET 0x119000
  415. #define CONFIG_SYS_FSL_I2C4_OFFSET 0x119100
  416. /* I2C bus multiplexer */
  417. #define I2C_MUX_PCA_ADDR 0x70
  418. #define I2C_MUX_CH_DEFAULT 0x8
  419. #if defined(CONFIG_TARGET_T1042RDB_PI) || \
  420. defined(CONFIG_TARGET_T1040D4RDB) || \
  421. defined(CONFIG_TARGET_T1042D4RDB)
  422. /* LDI/DVI Encoder for display */
  423. #define CONFIG_SYS_I2C_LDI_ADDR 0x38
  424. #define CONFIG_SYS_I2C_DVI_ADDR 0x75
  425. /*
  426. * RTC configuration
  427. */
  428. #define RTC
  429. #define CONFIG_RTC_DS1337 1
  430. #define CONFIG_SYS_I2C_RTC_ADDR 0x68
  431. /*DVI encoder*/
  432. #define CONFIG_HDMI_ENCODER_I2C_ADDR 0x75
  433. #endif
  434. /*
  435. * eSPI - Enhanced SPI
  436. */
  437. /*
  438. * General PCI
  439. * Memory space is mapped 1-1, but I/O space must start from 0.
  440. */
  441. #ifdef CONFIG_PCI
  442. /* controller 1, direct to uli, tgtid 3, Base address 20000 */
  443. #ifdef CONFIG_PCIE1
  444. #define CONFIG_SYS_PCIE1_MEM_VIRT 0x80000000
  445. #define CONFIG_SYS_PCIE1_MEM_PHYS 0xc00000000ull
  446. #define CONFIG_SYS_PCIE1_IO_VIRT 0xf8000000
  447. #define CONFIG_SYS_PCIE1_IO_PHYS 0xff8000000ull
  448. #endif
  449. /* controller 2, Slot 2, tgtid 2, Base address 201000 */
  450. #ifdef CONFIG_PCIE2
  451. #define CONFIG_SYS_PCIE2_MEM_VIRT 0x90000000
  452. #define CONFIG_SYS_PCIE2_MEM_PHYS 0xc10000000ull
  453. #define CONFIG_SYS_PCIE2_IO_VIRT 0xf8010000
  454. #define CONFIG_SYS_PCIE2_IO_PHYS 0xff8010000ull
  455. #endif
  456. /* controller 3, Slot 1, tgtid 1, Base address 202000 */
  457. #ifdef CONFIG_PCIE3
  458. #define CONFIG_SYS_PCIE3_MEM_VIRT 0xa0000000
  459. #define CONFIG_SYS_PCIE3_MEM_PHYS 0xc20000000ull
  460. #define CONFIG_SYS_PCIE3_IO_VIRT 0xf8020000
  461. #define CONFIG_SYS_PCIE3_IO_PHYS 0xff8020000ull
  462. #endif
  463. /* controller 4, Base address 203000 */
  464. #ifdef CONFIG_PCIE4
  465. #define CONFIG_SYS_PCIE4_MEM_VIRT 0xb0000000
  466. #define CONFIG_SYS_PCIE4_MEM_PHYS 0xc30000000ull
  467. #define CONFIG_SYS_PCIE4_IO_VIRT 0xf8030000
  468. #define CONFIG_SYS_PCIE4_IO_PHYS 0xff8030000ull
  469. #endif
  470. #if !defined(CONFIG_DM_PCI)
  471. #define CONFIG_FSL_PCI_INIT /* Use common FSL init code */
  472. #define CONFIG_SYS_PCIE1_MEM_BUS 0xe0000000
  473. #define CONFIG_SYS_PCIE1_MEM_SIZE 0x10000000 /* 256M */
  474. #define CONFIG_SYS_PCIE1_IO_BUS 0x00000000
  475. #define CONFIG_SYS_PCIE1_IO_SIZE 0x00010000 /* 64k */
  476. #define CONFIG_SYS_PCIE2_MEM_BUS 0xe0000000
  477. #define CONFIG_SYS_PCIE2_MEM_SIZE 0x10000000 /* 256M */
  478. #define CONFIG_SYS_PCIE2_IO_BUS 0x00000000
  479. #define CONFIG_SYS_PCIE2_IO_SIZE 0x00010000 /* 64k */
  480. #define CONFIG_SYS_PCIE3_MEM_BUS 0xe0000000
  481. #define CONFIG_SYS_PCIE3_MEM_SIZE 0x10000000 /* 256M */
  482. #define CONFIG_SYS_PCIE3_IO_BUS 0x00000000
  483. #define CONFIG_SYS_PCIE3_IO_SIZE 0x00010000 /* 64k */
  484. #define CONFIG_SYS_PCIE4_MEM_BUS 0xe0000000
  485. #define CONFIG_SYS_PCIE4_MEM_SIZE 0x10000000 /* 256M */
  486. #define CONFIG_SYS_PCIE4_IO_BUS 0x00000000
  487. #define CONFIG_SYS_PCIE4_IO_SIZE 0x00010000 /* 64k */
  488. #define CONFIG_PCI_INDIRECT_BRIDGE
  489. #endif
  490. #define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
  491. #endif /* CONFIG_PCI */
  492. /* SATA */
  493. #define CONFIG_FSL_SATA_V2
  494. #ifdef CONFIG_FSL_SATA_V2
  495. #define CONFIG_SYS_SATA_MAX_DEVICE 1
  496. #define CONFIG_SATA1
  497. #define CONFIG_SYS_SATA1 CONFIG_SYS_MPC85xx_SATA1_ADDR
  498. #define CONFIG_SYS_SATA1_FLAGS FLAGS_DMA
  499. #define CONFIG_LBA48
  500. #endif
  501. /*
  502. * USB
  503. */
  504. #define CONFIG_HAS_FSL_DR_USB
  505. #ifdef CONFIG_HAS_FSL_DR_USB
  506. #ifdef CONFIG_USB_EHCI_HCD
  507. #define CONFIG_USB_EHCI_FSL
  508. #define CONFIG_EHCI_HCD_INIT_AFTER_RESET
  509. #endif
  510. #endif
  511. #ifdef CONFIG_MMC
  512. #define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC85xx_ESDHC_ADDR
  513. #endif
  514. /* Qman/Bman */
  515. #ifndef CONFIG_NOBQFMAN
  516. #define CONFIG_SYS_BMAN_NUM_PORTALS 10
  517. #define CONFIG_SYS_BMAN_MEM_BASE 0xf4000000
  518. #define CONFIG_SYS_BMAN_MEM_PHYS 0xff4000000ull
  519. #define CONFIG_SYS_BMAN_MEM_SIZE 0x02000000
  520. #define CONFIG_SYS_BMAN_SP_CENA_SIZE 0x4000
  521. #define CONFIG_SYS_BMAN_SP_CINH_SIZE 0x1000
  522. #define CONFIG_SYS_BMAN_CENA_BASE CONFIG_SYS_BMAN_MEM_BASE
  523. #define CONFIG_SYS_BMAN_CENA_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
  524. #define CONFIG_SYS_BMAN_CINH_BASE (CONFIG_SYS_BMAN_MEM_BASE + \
  525. CONFIG_SYS_BMAN_CENA_SIZE)
  526. #define CONFIG_SYS_BMAN_CINH_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
  527. #define CONFIG_SYS_BMAN_SWP_ISDR_REG 0xE08
  528. #define CONFIG_SYS_QMAN_NUM_PORTALS 10
  529. #define CONFIG_SYS_QMAN_MEM_BASE 0xf6000000
  530. #define CONFIG_SYS_QMAN_MEM_PHYS 0xff6000000ull
  531. #define CONFIG_SYS_QMAN_MEM_SIZE 0x02000000
  532. #define CONFIG_SYS_QMAN_SP_CENA_SIZE 0x4000
  533. #define CONFIG_SYS_QMAN_SP_CINH_SIZE 0x1000
  534. #define CONFIG_SYS_QMAN_CENA_BASE CONFIG_SYS_QMAN_MEM_BASE
  535. #define CONFIG_SYS_QMAN_CENA_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
  536. #define CONFIG_SYS_QMAN_CINH_BASE (CONFIG_SYS_QMAN_MEM_BASE + \
  537. CONFIG_SYS_QMAN_CENA_SIZE)
  538. #define CONFIG_SYS_QMAN_CINH_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
  539. #define CONFIG_SYS_QMAN_SWP_ISDR_REG 0xE08
  540. #define CONFIG_SYS_DPAA_FMAN
  541. #define CONFIG_SYS_DPAA_PME
  542. #define CONFIG_U_QE
  543. /* Default address of microcode for the Linux Fman driver */
  544. #if defined(CONFIG_SPIFLASH)
  545. /*
  546. * env is stored at 0x100000, sector size is 0x10000, ucode is stored after
  547. * env, so we got 0x110000.
  548. */
  549. #define CONFIG_SYS_FMAN_FW_ADDR 0x110000
  550. #elif defined(CONFIG_SDCARD)
  551. /*
  552. * PBL SD boot image should stored at 0x1000(8 blocks), the size of the image is
  553. * about 1MB (2048 blocks), Env is stored after the image, and the env size is
  554. * 0x2000 (16 blocks), 8 + 2048 + 16 = 2072, enlarge it to 2080.
  555. */
  556. #define CONFIG_SYS_FMAN_FW_ADDR (512 * 0x820)
  557. #elif defined(CONFIG_MTD_RAW_NAND)
  558. #define CONFIG_SYS_FMAN_FW_ADDR (5 * CONFIG_SYS_NAND_BLOCK_SIZE)
  559. #else
  560. #define CONFIG_SYS_FMAN_FW_ADDR 0xEFF00000
  561. #endif
  562. #if defined(CONFIG_SPIFLASH)
  563. #define CONFIG_SYS_QE_FW_ADDR 0x130000
  564. #elif defined(CONFIG_SDCARD)
  565. #define CONFIG_SYS_QE_FW_ADDR (512 * 0x920)
  566. #elif defined(CONFIG_MTD_RAW_NAND)
  567. #define CONFIG_SYS_QE_FW_ADDR (7 * CONFIG_SYS_NAND_BLOCK_SIZE)
  568. #else
  569. #define CONFIG_SYS_QE_FW_ADDR 0xEFF10000
  570. #endif
  571. #define CONFIG_SYS_QE_FMAN_FW_LENGTH 0x10000
  572. #define CONFIG_SYS_FDT_PAD (0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH)
  573. #endif /* CONFIG_NOBQFMAN */
  574. #ifdef CONFIG_SYS_DPAA_FMAN
  575. #define CONFIG_PHY_VITESSE
  576. #define CONFIG_PHY_REALTEK
  577. #endif
  578. #ifdef CONFIG_FMAN_ENET
  579. #if defined(CONFIG_TARGET_T1040RDB) || defined(CONFIG_TARGET_T1042RDB)
  580. #define CONFIG_SYS_SGMII1_PHY_ADDR 0x03
  581. #elif defined(CONFIG_TARGET_T1040D4RDB)
  582. #define CONFIG_SYS_SGMII1_PHY_ADDR 0x01
  583. #elif defined(CONFIG_TARGET_T1042D4RDB)
  584. #define CONFIG_SYS_SGMII1_PHY_ADDR 0x02
  585. #define CONFIG_SYS_SGMII2_PHY_ADDR 0x03
  586. #define CONFIG_SYS_SGMII3_PHY_ADDR 0x01
  587. #endif
  588. #if defined(CONFIG_TARGET_T1040D4RDB) || defined(CONFIG_TARGET_T1042D4RDB)
  589. #define CONFIG_SYS_RGMII1_PHY_ADDR 0x04
  590. #define CONFIG_SYS_RGMII2_PHY_ADDR 0x05
  591. #else
  592. #define CONFIG_SYS_RGMII1_PHY_ADDR 0x01
  593. #define CONFIG_SYS_RGMII2_PHY_ADDR 0x02
  594. #endif
  595. /* Enable VSC9953 L2 Switch driver on T1040 SoC */
  596. #if defined(CONFIG_TARGET_T1040RDB) || defined(CONFIG_TARGET_T1040D4RDB)
  597. #define CONFIG_VSC9953
  598. #ifdef CONFIG_TARGET_T1040RDB
  599. #define CONFIG_SYS_FM1_QSGMII11_PHY_ADDR 0x04
  600. #define CONFIG_SYS_FM1_QSGMII21_PHY_ADDR 0x08
  601. #else
  602. #define CONFIG_SYS_FM1_QSGMII11_PHY_ADDR 0x08
  603. #define CONFIG_SYS_FM1_QSGMII21_PHY_ADDR 0x0c
  604. #endif
  605. #endif
  606. #define CONFIG_ETHPRIME "FM1@DTSEC4"
  607. #endif
  608. /*
  609. * Environment
  610. */
  611. #define CONFIG_LOADS_ECHO /* echo on for serial download */
  612. #define CONFIG_SYS_LOADS_BAUD_CHANGE /* allow baudrate change */
  613. /*
  614. * Miscellaneous configurable options
  615. */
  616. #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
  617. /*
  618. * For booting Linux, the board info and command line data
  619. * have to be in the first 64 MB of memory, since this is
  620. * the maximum mapped by the Linux kernel during initialization.
  621. */
  622. #define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial map for Linux*/
  623. #define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
  624. #ifdef CONFIG_CMD_KGDB
  625. #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
  626. #endif
  627. /*
  628. * Dynamic MTD Partition support with mtdparts
  629. */
  630. /*
  631. * Environment Configuration
  632. */
  633. #define CONFIG_ROOTPATH "/opt/nfsroot"
  634. #define CONFIG_BOOTFILE "uImage"
  635. #define CONFIG_UBOOTPATH "u-boot.bin" /* U-Boot image on TFTP server*/
  636. /* default location for tftp and bootm */
  637. #define CONFIG_LOADADDR 1000000
  638. #define __USB_PHY_TYPE utmi
  639. #define RAMDISKFILE "t104xrdb/ramdisk.uboot"
  640. #ifdef CONFIG_TARGET_T1040RDB
  641. #define FDTFILE "t1040rdb/t1040rdb.dtb"
  642. #elif defined(CONFIG_TARGET_T1042RDB_PI)
  643. #define FDTFILE "t1042rdb_pi/t1042rdb_pi.dtb"
  644. #elif defined(CONFIG_TARGET_T1042RDB)
  645. #define FDTFILE "t1042rdb/t1042rdb.dtb"
  646. #elif defined(CONFIG_TARGET_T1040D4RDB)
  647. #define FDTFILE "t1042rdb/t1040d4rdb.dtb"
  648. #elif defined(CONFIG_TARGET_T1042D4RDB)
  649. #define FDTFILE "t1042rdb/t1042d4rdb.dtb"
  650. #endif
  651. #ifdef CONFIG_FSL_DIU_FB
  652. #define DIU_ENVIRONMENT "video-mode=fslfb:1024x768-32@60,monitor=dvi"
  653. #else
  654. #define DIU_ENVIRONMENT
  655. #endif
  656. #define CONFIG_EXTRA_ENV_SETTINGS \
  657. "hwconfig=fsl_ddr:bank_intlv=cs0_cs1;" \
  658. "usb1:dr_mode=host,phy_type=" __stringify(__USB_PHY_TYPE) ";"\
  659. "usb2:dr_mode=host,phy_type=" __stringify(__USB_PHY_TYPE) "\0"\
  660. "netdev=eth0\0" \
  661. "video-mode=" __stringify(DIU_ENVIRONMENT) "\0" \
  662. "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \
  663. "ubootaddr=" __stringify(CONFIG_SYS_TEXT_BASE) "\0" \
  664. "tftpflash=tftpboot $loadaddr $uboot && " \
  665. "protect off $ubootaddr +$filesize && " \
  666. "erase $ubootaddr +$filesize && " \
  667. "cp.b $loadaddr $ubootaddr $filesize && " \
  668. "protect on $ubootaddr +$filesize && " \
  669. "cmp.b $loadaddr $ubootaddr $filesize\0" \
  670. "consoledev=ttyS0\0" \
  671. "ramdiskaddr=2000000\0" \
  672. "ramdiskfile=" __stringify(RAMDISKFILE) "\0" \
  673. "fdtaddr=1e00000\0" \
  674. "fdtfile=" __stringify(FDTFILE) "\0" \
  675. "bdev=sda3\0"
  676. #define CONFIG_LINUX \
  677. "setenv bootargs root=/dev/ram rw " \
  678. "console=$consoledev,$baudrate $othbootargs;" \
  679. "setenv ramdiskaddr 0x02000000;" \
  680. "setenv fdtaddr 0x00c00000;" \
  681. "setenv loadaddr 0x1000000;" \
  682. "bootm $loadaddr $ramdiskaddr $fdtaddr"
  683. #define CONFIG_HDBOOT \
  684. "setenv bootargs root=/dev/$bdev rw " \
  685. "console=$consoledev,$baudrate $othbootargs;" \
  686. "tftp $loadaddr $bootfile;" \
  687. "tftp $fdtaddr $fdtfile;" \
  688. "bootm $loadaddr - $fdtaddr"
  689. #define CONFIG_NFSBOOTCOMMAND \
  690. "setenv bootargs root=/dev/nfs rw " \
  691. "nfsroot=$serverip:$rootpath " \
  692. "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
  693. "console=$consoledev,$baudrate $othbootargs;" \
  694. "tftp $loadaddr $bootfile;" \
  695. "tftp $fdtaddr $fdtfile;" \
  696. "bootm $loadaddr - $fdtaddr"
  697. #define CONFIG_RAMBOOTCOMMAND \
  698. "setenv bootargs root=/dev/ram rw " \
  699. "console=$consoledev,$baudrate $othbootargs;" \
  700. "tftp $ramdiskaddr $ramdiskfile;" \
  701. "tftp $loadaddr $bootfile;" \
  702. "tftp $fdtaddr $fdtfile;" \
  703. "bootm $loadaddr $ramdiskaddr $fdtaddr"
  704. #define CONFIG_BOOTCOMMAND CONFIG_LINUX
  705. #include <asm/fsl_secure_boot.h>
  706. #endif /* __CONFIG_H */