intel-iommu.rst 3.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115
  1. ===================
  2. Linux IOMMU Support
  3. ===================
  4. The architecture spec can be obtained from the below location.
  5. http://www.intel.com/content/dam/www/public/us/en/documents/product-specifications/vt-directed-io-spec.pdf
  6. This guide gives a quick cheat sheet for some basic understanding.
  7. Some Keywords
  8. - DMAR - DMA remapping
  9. - DRHD - DMA Remapping Hardware Unit Definition
  10. - RMRR - Reserved memory Region Reporting Structure
  11. - ZLR - Zero length reads from PCI devices
  12. - IOVA - IO Virtual address.
  13. Basic stuff
  14. -----------
  15. ACPI enumerates and lists the different DMA engines in the platform, and
  16. device scope relationships between PCI devices and which DMA engine controls
  17. them.
  18. What is RMRR?
  19. -------------
  20. There are some devices the BIOS controls, for e.g USB devices to perform
  21. PS2 emulation. The regions of memory used for these devices are marked
  22. reserved in the e820 map. When we turn on DMA translation, DMA to those
  23. regions will fail. Hence BIOS uses RMRR to specify these regions along with
  24. devices that need to access these regions. OS is expected to setup
  25. unity mappings for these regions for these devices to access these regions.
  26. How is IOVA generated?
  27. ----------------------
  28. Well behaved drivers call pci_map_*() calls before sending command to device
  29. that needs to perform DMA. Once DMA is completed and mapping is no longer
  30. required, device performs a pci_unmap_*() calls to unmap the region.
  31. The Intel IOMMU driver allocates a virtual address per domain. Each PCIE
  32. device has its own domain (hence protection). Devices under p2p bridges
  33. share the virtual address with all devices under the p2p bridge due to
  34. transaction id aliasing for p2p bridges.
  35. IOVA generation is pretty generic. We used the same technique as vmalloc()
  36. but these are not global address spaces, but separate for each domain.
  37. Different DMA engines may support different number of domains.
  38. We also allocate guard pages with each mapping, so we can attempt to catch
  39. any overflow that might happen.
  40. Graphics Problems?
  41. ------------------
  42. If you encounter issues with graphics devices, you can try adding
  43. option intel_iommu=igfx_off to turn off the integrated graphics engine.
  44. If this fixes anything, please ensure you file a bug reporting the problem.
  45. Some exceptions to IOVA
  46. -----------------------
  47. Interrupt ranges are not address translated, (0xfee00000 - 0xfeefffff).
  48. The same is true for peer to peer transactions. Hence we reserve the
  49. address from PCI MMIO ranges so they are not allocated for IOVA addresses.
  50. Fault reporting
  51. ---------------
  52. When errors are reported, the DMA engine signals via an interrupt. The fault
  53. reason and device that caused it with fault reason is printed on console.
  54. See below for sample.
  55. Boot Message Sample
  56. -------------------
  57. Something like this gets printed indicating presence of DMAR tables
  58. in ACPI.
  59. ACPI: DMAR (v001 A M I OEMDMAR 0x00000001 MSFT 0x00000097) @ 0x000000007f5b5ef0
  60. When DMAR is being processed and initialized by ACPI, prints DMAR locations
  61. and any RMRR's processed::
  62. ACPI DMAR:Host address width 36
  63. ACPI DMAR:DRHD (flags: 0x00000000)base: 0x00000000fed90000
  64. ACPI DMAR:DRHD (flags: 0x00000000)base: 0x00000000fed91000
  65. ACPI DMAR:DRHD (flags: 0x00000001)base: 0x00000000fed93000
  66. ACPI DMAR:RMRR base: 0x00000000000ed000 end: 0x00000000000effff
  67. ACPI DMAR:RMRR base: 0x000000007f600000 end: 0x000000007fffffff
  68. When DMAR is enabled for use, you will notice..
  69. PCI-DMA: Using DMAR IOMMU
  70. -------------------------
  71. Fault reporting
  72. ^^^^^^^^^^^^^^^
  73. ::
  74. DMAR:[DMA Write] Request device [00:02.0] fault addr 6df084000
  75. DMAR:[fault reason 05] PTE Write access is not set
  76. DMAR:[DMA Write] Request device [00:02.0] fault addr 6df084000
  77. DMAR:[fault reason 05] PTE Write access is not set
  78. TBD
  79. ----
  80. - For compatibility testing, could use unity map domain for all devices, just
  81. provide a 1-1 for all useful memory under a single domain for all devices.
  82. - API for paravirt ops for abstracting functionality for VMM folks.