T4240RDB.h 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643
  1. /* SPDX-License-Identifier: GPL-2.0+ */
  2. /*
  3. * Copyright 2014 Freescale Semiconductor, Inc.
  4. * Copyright 2020-2021 NXP
  5. */
  6. /*
  7. * T4240 RDB board configuration file
  8. */
  9. #ifndef __CONFIG_H
  10. #define __CONFIG_H
  11. #include <linux/stringify.h>
  12. #define CONFIG_FSL_SATA_V2
  13. #define CONFIG_PCIE4
  14. #define CONFIG_ICS307_REFCLK_HZ 25000000 /* ICS307 ref clk freq */
  15. #ifdef CONFIG_RAMBOOT_PBL
  16. #define CONFIG_SYS_FSL_PBL_PBI $(SRCTREE)/board/freescale/t4rdb/t4_pbi.cfg
  17. #ifndef CONFIG_SDCARD
  18. #define CONFIG_RAMBOOT_TEXT_BASE CONFIG_SYS_TEXT_BASE
  19. #define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc
  20. #else
  21. #define CONFIG_SPL_FLUSH_IMAGE
  22. #define CONFIG_SPL_PAD_TO 0x40000
  23. #define CONFIG_SPL_MAX_SIZE 0x28000
  24. #define RESET_VECTOR_OFFSET 0x27FFC
  25. #define BOOT_PAGE_OFFSET 0x27000
  26. #ifdef CONFIG_SDCARD
  27. #define CONFIG_RESET_VECTOR_ADDRESS 0x200FFC
  28. #define CONFIG_SYS_MMC_U_BOOT_SIZE (768 << 10)
  29. #define CONFIG_SYS_MMC_U_BOOT_DST 0x00200000
  30. #define CONFIG_SYS_MMC_U_BOOT_START 0x00200000
  31. #define CONFIG_SYS_MMC_U_BOOT_OFFS (260 << 10)
  32. #ifndef CONFIG_SPL_BUILD
  33. #define CONFIG_SYS_MPC85XX_NO_RESETVEC
  34. #endif
  35. #define CONFIG_SYS_FSL_PBL_RCW $(SRCTREE)/board/freescale/t4rdb/t4_sd_rcw.cfg
  36. #endif
  37. #ifdef CONFIG_SPL_BUILD
  38. #define CONFIG_SPL_SKIP_RELOCATE
  39. #define CONFIG_SPL_COMMON_INIT_DDR
  40. #define CONFIG_SYS_CCSR_DO_NOT_RELOCATE
  41. #endif
  42. #endif
  43. #endif /* CONFIG_RAMBOOT_PBL */
  44. #define CONFIG_DDR_ECC
  45. /* High Level Configuration Options */
  46. #define CONFIG_SYS_BOOK3E_HV /* Category E.HV supported */
  47. #ifndef CONFIG_RESET_VECTOR_ADDRESS
  48. #define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc
  49. #endif
  50. #define CONFIG_SYS_FSL_CPC /* Corenet Platform Cache */
  51. #define CONFIG_SYS_NUM_CPC CONFIG_SYS_NUM_DDR_CTLRS
  52. #define CONFIG_PCIE1 /* PCIE controller 1 */
  53. #define CONFIG_PCIE2 /* PCIE controller 2 */
  54. #define CONFIG_PCIE3 /* PCIE controller 3 */
  55. #define CONFIG_SYS_PCI_64BIT /* enable 64-bit PCI resources */
  56. /*
  57. * These can be toggled for performance analysis, otherwise use default.
  58. */
  59. #define CONFIG_SYS_CACHE_STASHING
  60. #define CONFIG_BTB /* toggle branch predition */
  61. #ifdef CONFIG_DDR_ECC
  62. #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER
  63. #define CONFIG_MEM_INIT_VALUE 0xdeadbeef
  64. #endif
  65. #define CONFIG_ENABLE_36BIT_PHYS
  66. /*
  67. * Config the L3 Cache as L3 SRAM
  68. */
  69. #define CONFIG_SYS_INIT_L3_ADDR 0xFFFC0000
  70. #define CONFIG_SYS_L3_SIZE (512 << 10)
  71. #define CONFIG_SPL_GD_ADDR (CONFIG_SYS_INIT_L3_ADDR + 32 * 1024)
  72. #define SPL_ENV_ADDR (CONFIG_SPL_GD_ADDR + 4 * 1024)
  73. #define CONFIG_SPL_RELOC_MALLOC_ADDR (CONFIG_SPL_GD_ADDR + 12 * 1024)
  74. #define CONFIG_SPL_RELOC_MALLOC_SIZE (50 << 10)
  75. #define CONFIG_SPL_RELOC_STACK (CONFIG_SPL_GD_ADDR + 64 * 1024)
  76. #define CONFIG_SYS_DCSRBAR 0xf0000000
  77. #define CONFIG_SYS_DCSRBAR_PHYS 0xf00000000ull
  78. /*
  79. * DDR Setup
  80. */
  81. #define CONFIG_VERY_BIG_RAM
  82. #define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
  83. #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
  84. #define CONFIG_DIMM_SLOTS_PER_CTLR 1
  85. #define CONFIG_CHIP_SELECTS_PER_CTRL 4
  86. #define CONFIG_DDR_SPD
  87. /*
  88. * IFC Definitions
  89. */
  90. #define CONFIG_SYS_FLASH_BASE 0xe0000000
  91. #define CONFIG_SYS_FLASH_BASE_PHYS (0xf00000000ull | CONFIG_SYS_FLASH_BASE)
  92. #ifdef CONFIG_SPL_BUILD
  93. #define CONFIG_SYS_MONITOR_BASE CONFIG_SPL_TEXT_BASE
  94. #else
  95. #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE
  96. #endif
  97. #define CONFIG_HWCONFIG
  98. /* define to use L1 as initial stack */
  99. #define CONFIG_L1_INIT_RAM
  100. #define CONFIG_SYS_INIT_RAM_LOCK
  101. #define CONFIG_SYS_INIT_RAM_ADDR 0xfdd00000 /* Initial L1 address */
  102. #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0xf
  103. #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW 0xfe03c000
  104. /* The assembler doesn't like typecast */
  105. #define CONFIG_SYS_INIT_RAM_ADDR_PHYS \
  106. ((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \
  107. CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW)
  108. #define CONFIG_SYS_INIT_RAM_SIZE 0x00004000
  109. #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - \
  110. GENERATED_GBL_DATA_SIZE)
  111. #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
  112. #define CONFIG_SYS_MONITOR_LEN (768 * 1024)
  113. #define CONFIG_SYS_MALLOC_LEN (4 * 1024 * 1024)
  114. /* Serial Port - controlled on board with jumper J8
  115. * open - index 2
  116. * shorted - index 1
  117. */
  118. #define CONFIG_SYS_NS16550_SERIAL
  119. #define CONFIG_SYS_NS16550_REG_SIZE 1
  120. #define CONFIG_SYS_NS16550_CLK (get_bus_freq(0)/2)
  121. #define CONFIG_SYS_BAUDRATE_TABLE \
  122. {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
  123. #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x11C500)
  124. #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x11C600)
  125. #define CONFIG_SYS_NS16550_COM3 (CONFIG_SYS_CCSRBAR+0x11D500)
  126. #define CONFIG_SYS_NS16550_COM4 (CONFIG_SYS_CCSRBAR+0x11D600)
  127. /* I2C */
  128. #if !CONFIG_IS_ENABLED(DM_I2C)
  129. #define CONFIG_SYS_I2C_LEGACY
  130. #define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
  131. #define CONFIG_SYS_FSL_I2C_OFFSET 0x118000
  132. #define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F
  133. #define CONFIG_SYS_FSL_I2C2_OFFSET 0x118100
  134. #else
  135. #define CONFIG_I2C_SET_DEFAULT_BUS_NUM
  136. #define CONFIG_I2C_DEFAULT_BUS_NUMBER 0
  137. #endif
  138. #define CONFIG_SYS_I2C_FSL
  139. /*
  140. * General PCI
  141. * Memory space is mapped 1-1, but I/O space must start from 0.
  142. */
  143. /* controller 1, direct to uli, tgtid 3, Base address 20000 */
  144. #define CONFIG_SYS_PCIE1_MEM_VIRT 0x80000000
  145. #define CONFIG_SYS_PCIE1_MEM_PHYS 0xc00000000ull
  146. #define CONFIG_SYS_PCIE1_IO_VIRT 0xf8000000
  147. #define CONFIG_SYS_PCIE1_IO_PHYS 0xff8000000ull
  148. /* controller 2, Slot 2, tgtid 2, Base address 201000 */
  149. #define CONFIG_SYS_PCIE2_MEM_VIRT 0xa0000000
  150. #define CONFIG_SYS_PCIE2_MEM_PHYS 0xc20000000ull
  151. #define CONFIG_SYS_PCIE2_IO_VIRT 0xf8010000
  152. #define CONFIG_SYS_PCIE2_IO_PHYS 0xff8010000ull
  153. /* controller 3, Slot 1, tgtid 1, Base address 202000 */
  154. #define CONFIG_SYS_PCIE3_MEM_VIRT 0xc0000000
  155. #define CONFIG_SYS_PCIE3_MEM_PHYS 0xc40000000ull
  156. #define CONFIG_SYS_PCIE3_IO_VIRT 0xf8020000
  157. #define CONFIG_SYS_PCIE3_IO_PHYS 0xff8020000ull
  158. /* controller 4, Base address 203000 */
  159. #define CONFIG_SYS_PCIE4_MEM_BUS 0xe0000000
  160. #define CONFIG_SYS_PCIE4_MEM_PHYS 0xc60000000ull
  161. #define CONFIG_SYS_PCIE4_IO_PHYS 0xff8030000ull
  162. #ifdef CONFIG_PCI
  163. #define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
  164. #endif /* CONFIG_PCI */
  165. /* SATA */
  166. #ifdef CONFIG_FSL_SATA_V2
  167. #define CONFIG_SYS_SATA_MAX_DEVICE 2
  168. #define CONFIG_SATA1
  169. #define CONFIG_SYS_SATA1 CONFIG_SYS_MPC85xx_SATA1_ADDR
  170. #define CONFIG_SYS_SATA1_FLAGS FLAGS_DMA
  171. #define CONFIG_SATA2
  172. #define CONFIG_SYS_SATA2 CONFIG_SYS_MPC85xx_SATA2_ADDR
  173. #define CONFIG_SYS_SATA2_FLAGS FLAGS_DMA
  174. #define CONFIG_LBA48
  175. #endif
  176. #ifdef CONFIG_FMAN_ENET
  177. #define CONFIG_ETHPRIME "FM1@DTSEC1"
  178. #endif
  179. /*
  180. * Environment
  181. */
  182. #define CONFIG_LOADS_ECHO /* echo on for serial download */
  183. #define CONFIG_SYS_LOADS_BAUD_CHANGE /* allow baudrate change */
  184. /*
  185. * Miscellaneous configurable options
  186. */
  187. #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
  188. /*
  189. * For booting Linux, the board info and command line data
  190. * have to be in the first 64 MB of memory, since this is
  191. * the maximum mapped by the Linux kernel during initialization.
  192. */
  193. #define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial map for Linux*/
  194. #define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
  195. #ifdef CONFIG_CMD_KGDB
  196. #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
  197. #endif
  198. /*
  199. * Environment Configuration
  200. */
  201. #define CONFIG_ROOTPATH "/opt/nfsroot"
  202. #define CONFIG_BOOTFILE "uImage"
  203. #define CONFIG_UBOOTPATH "u-boot.bin" /* U-Boot image on TFTP server*/
  204. /* default location for tftp and bootm */
  205. #define CONFIG_LOADADDR 1000000
  206. #define CONFIG_HVBOOT \
  207. "setenv bootargs config-addr=0x60000000; " \
  208. "bootm 0x01000000 - 0x00f00000"
  209. #define CONFIG_SYS_CLK_FREQ 66666666
  210. #define CONFIG_DDR_CLK_FREQ 133333333
  211. #ifndef __ASSEMBLY__
  212. unsigned long get_board_sys_clk(void);
  213. unsigned long get_board_ddr_clk(void);
  214. #endif
  215. /*
  216. * DDR Setup
  217. */
  218. #define CONFIG_SYS_SPD_BUS_NUM 0
  219. #define SPD_EEPROM_ADDRESS1 0x52
  220. #define SPD_EEPROM_ADDRESS2 0x54
  221. #define SPD_EEPROM_ADDRESS3 0x56
  222. #define SPD_EEPROM_ADDRESS SPD_EEPROM_ADDRESS1 /* for p3041/p5010 */
  223. #define CONFIG_SYS_SDRAM_SIZE 4096 /* for fixed parameter use */
  224. /*
  225. * IFC Definitions
  226. */
  227. #define CONFIG_SYS_NOR0_CSPR_EXT (0xf)
  228. #define CONFIG_SYS_NOR0_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS \
  229. + 0x8000000) | \
  230. CSPR_PORT_SIZE_16 | \
  231. CSPR_MSEL_NOR | \
  232. CSPR_V)
  233. #define CONFIG_SYS_NOR1_CSPR_EXT (0xf)
  234. #define CONFIG_SYS_NOR1_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \
  235. CSPR_PORT_SIZE_16 | \
  236. CSPR_MSEL_NOR | \
  237. CSPR_V)
  238. #define CONFIG_SYS_NOR_AMASK IFC_AMASK(128*1024*1024)
  239. /* NOR Flash Timing Params */
  240. #define CONFIG_SYS_NOR_CSOR CSOR_NAND_TRHZ_80
  241. #define CONFIG_SYS_NOR_FTIM0 (FTIM0_NOR_TACSE(0x4) | \
  242. FTIM0_NOR_TEADC(0x5) | \
  243. FTIM0_NOR_TEAHC(0x5))
  244. #define CONFIG_SYS_NOR_FTIM1 (FTIM1_NOR_TACO(0x35) | \
  245. FTIM1_NOR_TRAD_NOR(0x1A) |\
  246. FTIM1_NOR_TSEQRAD_NOR(0x13))
  247. #define CONFIG_SYS_NOR_FTIM2 (FTIM2_NOR_TCS(0x4) | \
  248. FTIM2_NOR_TCH(0x4) | \
  249. FTIM2_NOR_TWPH(0x0E) | \
  250. FTIM2_NOR_TWP(0x1c))
  251. #define CONFIG_SYS_NOR_FTIM3 0x0
  252. #define CONFIG_SYS_FLASH_QUIET_TEST
  253. #define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
  254. #define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */
  255. #define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */
  256. #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
  257. #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
  258. #define CONFIG_SYS_FLASH_EMPTY_INFO
  259. #define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS \
  260. + 0x8000000, CONFIG_SYS_FLASH_BASE_PHYS}
  261. /* NAND Flash on IFC */
  262. #define CONFIG_NAND_FSL_IFC
  263. #define CONFIG_SYS_NAND_MAX_ECCPOS 256
  264. #define CONFIG_SYS_NAND_MAX_OOBFREE 2
  265. #define CONFIG_SYS_NAND_BASE 0xff800000
  266. #define CONFIG_SYS_NAND_BASE_PHYS (0xf00000000ull | CONFIG_SYS_NAND_BASE)
  267. #define CONFIG_SYS_NAND_CSPR_EXT (0xf)
  268. #define CONFIG_SYS_NAND_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
  269. | CSPR_PORT_SIZE_8 /* Port Size = 8 bit */ \
  270. | CSPR_MSEL_NAND /* MSEL = NAND */ \
  271. | CSPR_V)
  272. #define CONFIG_SYS_NAND_AMASK IFC_AMASK(64*1024)
  273. #define CONFIG_SYS_NAND_CSOR (CSOR_NAND_ECC_ENC_EN /* ECC on encode */ \
  274. | CSOR_NAND_ECC_DEC_EN /* ECC on decode */ \
  275. | CSOR_NAND_ECC_MODE_4 /* 4-bit ECC */ \
  276. | CSOR_NAND_RAL_3 /* RAL = 2Byes */ \
  277. | CSOR_NAND_PGS_4K /* Page Size = 4K */ \
  278. | CSOR_NAND_SPRZ_224 /* Spare size = 224 */ \
  279. | CSOR_NAND_PB(128)) /*Page Per Block = 128*/
  280. #define CONFIG_SYS_NAND_ONFI_DETECTION
  281. /* ONFI NAND Flash mode0 Timing Params */
  282. #define CONFIG_SYS_NAND_FTIM0 (FTIM0_NAND_TCCST(0x07) | \
  283. FTIM0_NAND_TWP(0x18) | \
  284. FTIM0_NAND_TWCHT(0x07) | \
  285. FTIM0_NAND_TWH(0x0a))
  286. #define CONFIG_SYS_NAND_FTIM1 (FTIM1_NAND_TADLE(0x32) | \
  287. FTIM1_NAND_TWBE(0x39) | \
  288. FTIM1_NAND_TRR(0x0e) | \
  289. FTIM1_NAND_TRP(0x18))
  290. #define CONFIG_SYS_NAND_FTIM2 (FTIM2_NAND_TRAD(0x0f) | \
  291. FTIM2_NAND_TREH(0x0a) | \
  292. FTIM2_NAND_TWHRE(0x1e))
  293. #define CONFIG_SYS_NAND_FTIM3 0x0
  294. #define CONFIG_SYS_NAND_DDR_LAW 11
  295. #define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE }
  296. #define CONFIG_SYS_MAX_NAND_DEVICE 1
  297. #define CONFIG_SYS_NAND_BLOCK_SIZE (512 * 1024)
  298. #if defined(CONFIG_MTD_RAW_NAND)
  299. #define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NAND_CSPR_EXT
  300. #define CONFIG_SYS_CSPR0 CONFIG_SYS_NAND_CSPR
  301. #define CONFIG_SYS_AMASK0 CONFIG_SYS_NAND_AMASK
  302. #define CONFIG_SYS_CSOR0 CONFIG_SYS_NAND_CSOR
  303. #define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NAND_FTIM0
  304. #define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NAND_FTIM1
  305. #define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NAND_FTIM2
  306. #define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NAND_FTIM3
  307. #define CONFIG_SYS_CSPR2_EXT CONFIG_SYS_NOR0_CSPR_EXT
  308. #define CONFIG_SYS_CSPR2 CONFIG_SYS_NOR0_CSPR
  309. #define CONFIG_SYS_AMASK2 CONFIG_SYS_NOR_AMASK
  310. #define CONFIG_SYS_CSOR2 CONFIG_SYS_NOR_CSOR
  311. #define CONFIG_SYS_CS2_FTIM0 CONFIG_SYS_NOR_FTIM0
  312. #define CONFIG_SYS_CS2_FTIM1 CONFIG_SYS_NOR_FTIM1
  313. #define CONFIG_SYS_CS2_FTIM2 CONFIG_SYS_NOR_FTIM2
  314. #define CONFIG_SYS_CS2_FTIM3 CONFIG_SYS_NOR_FTIM3
  315. #else
  316. #define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NOR0_CSPR_EXT
  317. #define CONFIG_SYS_CSPR0 CONFIG_SYS_NOR0_CSPR
  318. #define CONFIG_SYS_AMASK0 CONFIG_SYS_NOR_AMASK
  319. #define CONFIG_SYS_CSOR0 CONFIG_SYS_NOR_CSOR
  320. #define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NOR_FTIM0
  321. #define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NOR_FTIM1
  322. #define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NOR_FTIM2
  323. #define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NOR_FTIM3
  324. #define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NAND_CSPR_EXT
  325. #define CONFIG_SYS_CSPR1 CONFIG_SYS_NAND_CSPR
  326. #define CONFIG_SYS_AMASK1 CONFIG_SYS_NAND_AMASK
  327. #define CONFIG_SYS_CSOR1 CONFIG_SYS_NAND_CSOR
  328. #define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NAND_FTIM0
  329. #define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NAND_FTIM1
  330. #define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NAND_FTIM2
  331. #define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NAND_FTIM3
  332. #endif
  333. #define CONFIG_SYS_CSPR2_EXT CONFIG_SYS_NOR1_CSPR_EXT
  334. #define CONFIG_SYS_CSPR2 CONFIG_SYS_NOR1_CSPR
  335. #define CONFIG_SYS_AMASK2 CONFIG_SYS_NOR_AMASK
  336. #define CONFIG_SYS_CSOR2 CONFIG_SYS_NOR_CSOR
  337. #define CONFIG_SYS_CS2_FTIM0 CONFIG_SYS_NOR_FTIM0
  338. #define CONFIG_SYS_CS2_FTIM1 CONFIG_SYS_NOR_FTIM1
  339. #define CONFIG_SYS_CS2_FTIM2 CONFIG_SYS_NOR_FTIM2
  340. #define CONFIG_SYS_CS2_FTIM3 CONFIG_SYS_NOR_FTIM3
  341. /* CPLD on IFC */
  342. #define CONFIG_SYS_CPLD_BASE 0xffdf0000
  343. #define CONFIG_SYS_CPLD_BASE_PHYS (0xf00000000ull | CONFIG_SYS_CPLD_BASE)
  344. #define CONFIG_SYS_CSPR3_EXT (0xf)
  345. #define CONFIG_SYS_CSPR3 (CSPR_PHYS_ADDR(CONFIG_SYS_CPLD_BASE_PHYS) \
  346. | CSPR_PORT_SIZE_8 \
  347. | CSPR_MSEL_GPCM \
  348. | CSPR_V)
  349. #define CONFIG_SYS_AMASK3 IFC_AMASK(64 * 1024)
  350. #define CONFIG_SYS_CSOR3 0x0
  351. /* CPLD Timing parameters for IFC CS3 */
  352. #define CONFIG_SYS_CS3_FTIM0 (FTIM0_GPCM_TACSE(0x0e) | \
  353. FTIM0_GPCM_TEADC(0x0e) | \
  354. FTIM0_GPCM_TEAHC(0x0e))
  355. #define CONFIG_SYS_CS3_FTIM1 (FTIM1_GPCM_TACO(0x0e) | \
  356. FTIM1_GPCM_TRAD(0x1f))
  357. #define CONFIG_SYS_CS3_FTIM2 (FTIM2_GPCM_TCS(0x0e) | \
  358. FTIM2_GPCM_TCH(0x8) | \
  359. FTIM2_GPCM_TWP(0x1f))
  360. #define CONFIG_SYS_CS3_FTIM3 0x0
  361. #if defined(CONFIG_RAMBOOT_PBL)
  362. #define CONFIG_SYS_RAMBOOT
  363. #endif
  364. /* I2C */
  365. #define CONFIG_SYS_FSL_I2C_SPEED 100000 /* I2C speed */
  366. #define CONFIG_SYS_FSL_I2C2_SPEED 100000 /* I2C2 speed */
  367. #define I2C_MUX_PCA_ADDR_PRI 0x77 /* I2C bus multiplexer,primary */
  368. #define I2C_MUX_PCA_ADDR_SEC 0x76 /* I2C bus multiplexer,secondary */
  369. #define I2C_MUX_CH_DEFAULT 0x8
  370. #define I2C_MUX_CH_VOL_MONITOR 0xa
  371. #define I2C_MUX_CH_VSC3316_FS 0xc
  372. #define I2C_MUX_CH_VSC3316_BS 0xd
  373. /* Voltage monitor on channel 2*/
  374. #define I2C_VOL_MONITOR_ADDR 0x40
  375. #define I2C_VOL_MONITOR_BUS_V_OFFSET 0x2
  376. #define I2C_VOL_MONITOR_BUS_V_OVF 0x1
  377. #define I2C_VOL_MONITOR_BUS_V_SHIFT 3
  378. #define CONFIG_VID_FLS_ENV "t4240rdb_vdd_mv"
  379. #ifndef CONFIG_SPL_BUILD
  380. #define CONFIG_VID
  381. #endif
  382. #define CONFIG_VOL_MONITOR_IR36021_SET
  383. #define CONFIG_VOL_MONITOR_IR36021_READ
  384. /* The lowest and highest voltage allowed for T4240RDB */
  385. #define VDD_MV_MIN 819
  386. #define VDD_MV_MAX 1212
  387. /*
  388. * eSPI - Enhanced SPI
  389. */
  390. /* Qman/Bman */
  391. #ifndef CONFIG_NOBQFMAN
  392. #define CONFIG_SYS_BMAN_NUM_PORTALS 50
  393. #define CONFIG_SYS_BMAN_MEM_BASE 0xf4000000
  394. #define CONFIG_SYS_BMAN_MEM_PHYS 0xff4000000ull
  395. #define CONFIG_SYS_BMAN_MEM_SIZE 0x02000000
  396. #define CONFIG_SYS_BMAN_SP_CENA_SIZE 0x4000
  397. #define CONFIG_SYS_BMAN_SP_CINH_SIZE 0x1000
  398. #define CONFIG_SYS_BMAN_CENA_BASE CONFIG_SYS_BMAN_MEM_BASE
  399. #define CONFIG_SYS_BMAN_CENA_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
  400. #define CONFIG_SYS_BMAN_CINH_BASE (CONFIG_SYS_BMAN_MEM_BASE + \
  401. CONFIG_SYS_BMAN_CENA_SIZE)
  402. #define CONFIG_SYS_BMAN_CINH_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
  403. #define CONFIG_SYS_BMAN_SWP_ISDR_REG 0xE08
  404. #define CONFIG_SYS_QMAN_NUM_PORTALS 50
  405. #define CONFIG_SYS_QMAN_MEM_BASE 0xf6000000
  406. #define CONFIG_SYS_QMAN_MEM_PHYS 0xff6000000ull
  407. #define CONFIG_SYS_QMAN_MEM_SIZE 0x02000000
  408. #define CONFIG_SYS_QMAN_SP_CENA_SIZE 0x4000
  409. #define CONFIG_SYS_QMAN_SP_CINH_SIZE 0x1000
  410. #define CONFIG_SYS_QMAN_CENA_BASE CONFIG_SYS_QMAN_MEM_BASE
  411. #define CONFIG_SYS_QMAN_CENA_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
  412. #define CONFIG_SYS_QMAN_CINH_BASE (CONFIG_SYS_QMAN_MEM_BASE + \
  413. CONFIG_SYS_QMAN_CENA_SIZE)
  414. #define CONFIG_SYS_QMAN_CINH_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
  415. #define CONFIG_SYS_QMAN_SWP_ISDR_REG 0xE08
  416. #define CONFIG_SYS_DPAA_FMAN
  417. #define CONFIG_SYS_DPAA_PME
  418. #define CONFIG_SYS_PMAN
  419. #define CONFIG_SYS_DPAA_DCE
  420. #define CONFIG_SYS_DPAA_RMAN
  421. #define CONFIG_SYS_INTERLAKEN
  422. /* Default address of microcode for the Linux Fman driver */
  423. #if defined(CONFIG_SPIFLASH)
  424. /*
  425. * env is stored at 0x100000, sector size is 0x10000, ucode is stored after
  426. * env, so we got 0x110000.
  427. */
  428. #define CONFIG_SYS_FMAN_FW_ADDR 0x110000
  429. #elif defined(CONFIG_SDCARD)
  430. /*
  431. * PBL SD boot image should stored at 0x1000(8 blocks), the size of the image is
  432. * about 1MB (2048 blocks), Env is stored after the image, and the env size is
  433. * 0x2000 (16 blocks), 8 + 2048 + 16 = 2072, enlarge it to 2080.
  434. */
  435. #define CONFIG_SYS_FMAN_FW_ADDR (512 * 0x820)
  436. #elif defined(CONFIG_MTD_RAW_NAND)
  437. #define CONFIG_SYS_FMAN_FW_ADDR (8 * CONFIG_SYS_NAND_BLOCK_SIZE)
  438. #else
  439. #define CONFIG_SYS_FMAN_FW_ADDR 0xEFF00000
  440. #endif
  441. #define CONFIG_SYS_QE_FMAN_FW_LENGTH 0x10000
  442. #define CONFIG_SYS_FDT_PAD (0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH)
  443. #endif /* CONFIG_NOBQFMAN */
  444. #ifdef CONFIG_SYS_DPAA_FMAN
  445. #define SGMII_PHY_ADDR1 0x0
  446. #define SGMII_PHY_ADDR2 0x1
  447. #define SGMII_PHY_ADDR3 0x2
  448. #define SGMII_PHY_ADDR4 0x3
  449. #define SGMII_PHY_ADDR5 0x4
  450. #define SGMII_PHY_ADDR6 0x5
  451. #define SGMII_PHY_ADDR7 0x6
  452. #define SGMII_PHY_ADDR8 0x7
  453. #define FM1_10GEC1_PHY_ADDR 0x10
  454. #define FM1_10GEC2_PHY_ADDR 0x11
  455. #define FM2_10GEC1_PHY_ADDR 0x12
  456. #define FM2_10GEC2_PHY_ADDR 0x13
  457. #define CORTINA_PHY_ADDR1 FM1_10GEC1_PHY_ADDR
  458. #define CORTINA_PHY_ADDR2 FM1_10GEC2_PHY_ADDR
  459. #define CORTINA_PHY_ADDR3 FM2_10GEC1_PHY_ADDR
  460. #define CORTINA_PHY_ADDR4 FM2_10GEC2_PHY_ADDR
  461. #endif
  462. /* SATA */
  463. #ifdef CONFIG_FSL_SATA_V2
  464. #define CONFIG_SYS_SATA_MAX_DEVICE 2
  465. #define CONFIG_SATA1
  466. #define CONFIG_SYS_SATA1 CONFIG_SYS_MPC85xx_SATA1_ADDR
  467. #define CONFIG_SYS_SATA1_FLAGS FLAGS_DMA
  468. #define CONFIG_SATA2
  469. #define CONFIG_SYS_SATA2 CONFIG_SYS_MPC85xx_SATA2_ADDR
  470. #define CONFIG_SYS_SATA2_FLAGS FLAGS_DMA
  471. #define CONFIG_LBA48
  472. #endif
  473. #ifdef CONFIG_FMAN_ENET
  474. #define CONFIG_ETHPRIME "FM1@DTSEC1"
  475. #endif
  476. /*
  477. * USB
  478. */
  479. #define CONFIG_USB_EHCI_FSL
  480. #define CONFIG_EHCI_HCD_INIT_AFTER_RESET
  481. #define CONFIG_HAS_FSL_DR_USB
  482. #ifdef CONFIG_MMC
  483. #define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC85xx_ESDHC_ADDR
  484. #define CONFIG_SYS_FSL_ESDHC_BROKEN_TIMEOUT
  485. #endif
  486. #define __USB_PHY_TYPE utmi
  487. /*
  488. * T4240 has 3 DDR controllers. Default to 3-way interleaving. It can be
  489. * 3way_1KB, 3way_4KB, 3way_8KB. T4160 has 2 DDR controllers. Default to 2-way
  490. * interleaving. It can be cacheline, page, bank, superbank.
  491. * See doc/README.fsl-ddr for details.
  492. */
  493. #ifdef CONFIG_ARCH_T4240
  494. #define CTRL_INTLV_PREFERED 3way_4KB
  495. #else
  496. #define CTRL_INTLV_PREFERED cacheline
  497. #endif
  498. #define CONFIG_EXTRA_ENV_SETTINGS \
  499. "hwconfig=fsl_ddr:" \
  500. "ctlr_intlv=" __stringify(CTRL_INTLV_PREFERED) "," \
  501. "bank_intlv=auto;" \
  502. "usb1:dr_mode=host,phy_type=" __stringify(__USB_PHY_TYPE) "\0"\
  503. "netdev=eth0\0" \
  504. "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \
  505. "ubootaddr=" __stringify(CONFIG_SYS_TEXT_BASE) "\0" \
  506. "tftpflash=tftpboot $loadaddr $uboot && " \
  507. "protect off $ubootaddr +$filesize && " \
  508. "erase $ubootaddr +$filesize && " \
  509. "cp.b $loadaddr $ubootaddr $filesize && " \
  510. "protect on $ubootaddr +$filesize && " \
  511. "cmp.b $loadaddr $ubootaddr $filesize\0" \
  512. "consoledev=ttyS0\0" \
  513. "ramdiskaddr=2000000\0" \
  514. "ramdiskfile=t4240rdb/ramdisk.uboot\0" \
  515. "fdtaddr=1e00000\0" \
  516. "fdtfile=t4240rdb/t4240rdb.dtb\0" \
  517. "bdev=sda3\0"
  518. #define CONFIG_HVBOOT \
  519. "setenv bootargs config-addr=0x60000000; " \
  520. "bootm 0x01000000 - 0x00f00000"
  521. #define CONFIG_LINUX \
  522. "setenv bootargs root=/dev/ram rw " \
  523. "console=$consoledev,$baudrate $othbootargs;" \
  524. "setenv ramdiskaddr 0x02000000;" \
  525. "setenv fdtaddr 0x00c00000;" \
  526. "setenv loadaddr 0x1000000;" \
  527. "bootm $loadaddr $ramdiskaddr $fdtaddr"
  528. #define CONFIG_HDBOOT \
  529. "setenv bootargs root=/dev/$bdev rw " \
  530. "console=$consoledev,$baudrate $othbootargs;" \
  531. "tftp $loadaddr $bootfile;" \
  532. "tftp $fdtaddr $fdtfile;" \
  533. "bootm $loadaddr - $fdtaddr"
  534. #define CONFIG_NFSBOOTCOMMAND \
  535. "setenv bootargs root=/dev/nfs rw " \
  536. "nfsroot=$serverip:$rootpath " \
  537. "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
  538. "console=$consoledev,$baudrate $othbootargs;" \
  539. "tftp $loadaddr $bootfile;" \
  540. "tftp $fdtaddr $fdtfile;" \
  541. "bootm $loadaddr - $fdtaddr"
  542. #define CONFIG_RAMBOOTCOMMAND \
  543. "setenv bootargs root=/dev/ram rw " \
  544. "console=$consoledev,$baudrate $othbootargs;" \
  545. "tftp $ramdiskaddr $ramdiskfile;" \
  546. "tftp $loadaddr $bootfile;" \
  547. "tftp $fdtaddr $fdtfile;" \
  548. "bootm $loadaddr $ramdiskaddr $fdtaddr"
  549. #define CONFIG_BOOTCOMMAND CONFIG_LINUX
  550. #include <asm/fsl_secure_boot.h>
  551. #endif /* __CONFIG_H */