jh7110.dtsi 43 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476
  1. // SPDX-License-Identifier: GPL-2.0 OR MIT
  2. /*
  3. * Copyright (C) 2022 StarFive Technology Co., Ltd.
  4. * Copyright (C) 2022 Hal Feng <hal.feng@starfivetech.com>
  5. */
  6. /dts-v1/;
  7. #include "jh7110_clk.dtsi"
  8. #include <dt-bindings/reset/starfive-jh7110.h>
  9. #include <dt-bindings/clock/starfive-jh7110-clkgen.h>
  10. #include <dt-bindings/clock/starfive-jh7110-isp.h>
  11. / {
  12. compatible = "starfive,jh7110";
  13. #address-cells = <2>;
  14. #size-cells = <2>;
  15. cpus {
  16. #address-cells = <1>;
  17. #size-cells = <0>;
  18. cpu0: cpu@0 {
  19. compatible = "sifive,s7", "riscv";
  20. reg = <0>;
  21. d-cache-block-size = <64>;
  22. d-cache-sets = <64>;
  23. d-cache-size = <8192>;
  24. d-tlb-sets = <1>;
  25. d-tlb-size = <40>;
  26. device_type = "cpu";
  27. i-cache-block-size = <64>;
  28. i-cache-sets = <64>;
  29. i-cache-size = <16384>;
  30. i-tlb-sets = <1>;
  31. i-tlb-size = <40>;
  32. mmu-type = "riscv,sv39";
  33. next-level-cache = <&cachectrl>;
  34. riscv,isa = "rv64imacu_zba_zbb";
  35. tlb-split;
  36. status = "disabled";
  37. cpu0intctrl: interrupt-controller {
  38. #interrupt-cells = <1>;
  39. compatible = "riscv,cpu-intc";
  40. interrupt-controller;
  41. };
  42. };
  43. cpu1: cpu@1 {
  44. compatible = "sifive,u74-mc", "riscv";
  45. reg = <1>;
  46. d-cache-block-size = <64>;
  47. d-cache-sets = <64>;
  48. d-cache-size = <32768>;
  49. d-tlb-sets = <1>;
  50. d-tlb-size = <40>;
  51. device_type = "cpu";
  52. i-cache-block-size = <64>;
  53. i-cache-sets = <64>;
  54. i-cache-size = <32768>;
  55. i-tlb-sets = <1>;
  56. i-tlb-size = <40>;
  57. mmu-type = "riscv,sv39";
  58. next-level-cache = <&cachectrl>;
  59. riscv,isa = "rv64imafdcbsux_zba_zbb";
  60. tlb-split;
  61. status = "okay";
  62. cpu1intctrl: interrupt-controller {
  63. #interrupt-cells = <1>;
  64. compatible = "riscv,cpu-intc";
  65. interrupt-controller;
  66. };
  67. };
  68. cpu2: cpu@2 {
  69. compatible = "sifive,u74-mc", "riscv";
  70. reg = <2>;
  71. d-cache-block-size = <64>;
  72. d-cache-sets = <64>;
  73. d-cache-size = <32768>;
  74. d-tlb-sets = <1>;
  75. d-tlb-size = <40>;
  76. device_type = "cpu";
  77. i-cache-block-size = <64>;
  78. i-cache-sets = <64>;
  79. i-cache-size = <32768>;
  80. i-tlb-sets = <1>;
  81. i-tlb-size = <40>;
  82. mmu-type = "riscv,sv39";
  83. next-level-cache = <&cachectrl>;
  84. riscv,isa = "rv64imafdcbsux_zba_zbb";
  85. tlb-split;
  86. status = "okay";
  87. cpu2intctrl: interrupt-controller {
  88. #interrupt-cells = <1>;
  89. compatible = "riscv,cpu-intc";
  90. interrupt-controller;
  91. };
  92. };
  93. cpu3: cpu@3 {
  94. compatible = "sifive,u74-mc", "riscv";
  95. reg = <3>;
  96. d-cache-block-size = <64>;
  97. d-cache-sets = <64>;
  98. d-cache-size = <32768>;
  99. d-tlb-sets = <1>;
  100. d-tlb-size = <40>;
  101. device_type = "cpu";
  102. i-cache-block-size = <64>;
  103. i-cache-sets = <64>;
  104. i-cache-size = <32768>;
  105. i-tlb-sets = <1>;
  106. i-tlb-size = <40>;
  107. mmu-type = "riscv,sv39";
  108. next-level-cache = <&cachectrl>;
  109. riscv,isa = "rv64imafdcbsux_zba_zbb";
  110. tlb-split;
  111. status = "okay";
  112. cpu3intctrl: interrupt-controller {
  113. #interrupt-cells = <1>;
  114. compatible = "riscv,cpu-intc";
  115. interrupt-controller;
  116. };
  117. };
  118. cpu4: cpu@4 {
  119. compatible = "sifive,u74-mc", "riscv";
  120. reg = <4>;
  121. d-cache-block-size = <64>;
  122. d-cache-sets = <64>;
  123. d-cache-size = <32768>;
  124. d-tlb-sets = <1>;
  125. d-tlb-size = <40>;
  126. device_type = "cpu";
  127. i-cache-block-size = <64>;
  128. i-cache-sets = <64>;
  129. i-cache-size = <32768>;
  130. i-tlb-sets = <1>;
  131. i-tlb-size = <40>;
  132. mmu-type = "riscv,sv39";
  133. next-level-cache = <&cachectrl>;
  134. riscv,isa = "rv64imafdcbsux_zba_zbb";
  135. tlb-split;
  136. status = "okay";
  137. cpu4intctrl: interrupt-controller {
  138. #interrupt-cells = <1>;
  139. compatible = "riscv,cpu-intc";
  140. interrupt-controller;
  141. };
  142. };
  143. };
  144. soc: soc {
  145. compatible = "simple-bus";
  146. interrupt-parent = <&plic>;
  147. #address-cells = <2>;
  148. #size-cells = <2>;
  149. #clock-cells = <1>;
  150. ranges;
  151. pmu {
  152. compatible = "riscv,pmu";
  153. riscv,event-to-mhpmcounters = <0x5 0x06 0x18>;
  154. riscv,event-to-mhpmevent = <0x05 0x00000000 0x4000
  155. 0x06 0x00000000 0x4001>;
  156. riscv,raw-event-to-mhpmcounters =
  157. <0x00000000 0x100 0xffffffff 0xffffffff 0x18
  158. 0x00000000 0x200 0xffffffff 0xffffffff 0x18
  159. 0x00000000 0x400 0xffffffff 0xffffffff 0x18
  160. 0x00000000 0x800 0xffffffff 0xffffffff 0x18
  161. 0x00000000 0x1000 0xffffffff 0xffffffff 0x18
  162. 0x00000000 0x2000 0xffffffff 0xffffffff 0x18
  163. 0x00000000 0x4000 0xffffffff 0xffffffff 0x18
  164. 0x00000000 0x8000 0xffffffff 0xffffffff 0x18
  165. 0x00000000 0x10000 0xffffffff 0xffffffff 0x18
  166. 0x00000000 0x20000 0xffffffff 0xffffffff 0x18
  167. 0x00000000 0x40000 0xffffffff 0xffffffff 0x18
  168. 0x00000000 0x80000 0xffffffff 0xffffffff 0x18
  169. 0x00000000 0x100000 0xffffffff 0xffffffff 0x18
  170. 0x00000000 0x200000 0xffffffff 0xffffffff 0x18
  171. 0x00000000 0x400000 0xffffffff 0xffffffff 0x18
  172. 0x00000000 0x800000 0xffffffff 0xffffffff 0x18
  173. 0x00000000 0x1000000 0xffffffff 0xffffffff 0x18
  174. 0x00000000 0x2000000 0xffffffff 0xffffffff 0x18
  175. 0x00000000 0x101 0xffffffff 0xffffffff 0x18
  176. 0x00000000 0x201 0xffffffff 0xffffffff 0x18
  177. 0x00000000 0x401 0xffffffff 0xffffffff 0x18
  178. 0x00000000 0x801 0xffffffff 0xffffffff 0x18
  179. 0x00000000 0x1001 0xffffffff 0xffffffff 0x18
  180. 0x00000000 0x2001 0xffffffff 0xffffffff 0x18
  181. 0x00000000 0x4001 0xffffffff 0xffffffff 0x18
  182. 0x00000000 0x8001 0xffffffff 0xffffffff 0x18
  183. 0x00000000 0x10001 0xffffffff 0xffffffff 0x18
  184. 0x00000000 0x20001 0xffffffff 0xffffffff 0x18
  185. 0x00000000 0x40001 0xffffffff 0xffffffff 0x18
  186. 0x00000000 0x102 0xffffffff 0xffffffff 0x18
  187. 0x00000000 0x202 0xffffffff 0xffffffff 0x18
  188. 0x00000000 0x402 0xffffffff 0xffffffff 0x18
  189. 0x00000000 0x802 0xffffffff 0xffffffff 0x18
  190. 0x00000000 0x1002 0xffffffff 0xffffffff 0x18
  191. 0x00000000 0x2002 0xffffffff 0xffffffff 0x18>;
  192. };
  193. cachectrl: cache-controller@2010000 {
  194. compatible = "sifive,fu740-c000-ccache", "cache";
  195. reg = <0x0 0x2010000 0x0 0x4000 0x0 0x8000000 0x0 0x2000000>;
  196. reg-names = "control", "sideband";
  197. interrupts = <1 3 4 2>;
  198. cache-block-size = <64>;
  199. cache-level = <2>;
  200. cache-sets = <2048>;
  201. cache-size = <2097152>;
  202. cache-unified;
  203. };
  204. aon_syscon: aon_syscon@17010000 {
  205. compatible = "syscon";
  206. reg = <0x0 0x17010000 0x0 0x1000>;
  207. };
  208. stg_syscon: stg_syscon@10240000 {
  209. compatible = "syscon";
  210. reg = <0x0 0x10240000 0x0 0x1000>;
  211. };
  212. sys_syscon: sys_syscon@13030000 {
  213. compatible = "syscon";
  214. reg = <0x0 0x13030000 0x0 0x1000>;
  215. };
  216. clint: clint@2000000 {
  217. compatible = "riscv,clint0";
  218. reg = <0x0 0x2000000 0x0 0x10000>;
  219. reg-names = "control";
  220. interrupts-extended = <&cpu0intctrl 3 &cpu0intctrl 7
  221. &cpu1intctrl 3 &cpu1intctrl 7
  222. &cpu2intctrl 3 &cpu2intctrl 7
  223. &cpu3intctrl 3 &cpu3intctrl 7
  224. &cpu4intctrl 3 &cpu4intctrl 7>;
  225. #interrupt-cells = <1>;
  226. };
  227. plic: plic@c000000 {
  228. compatible = "riscv,plic0";
  229. reg = <0x0 0xc000000 0x0 0x4000000>;
  230. reg-names = "control";
  231. interrupts-extended = <&cpu0intctrl 11
  232. &cpu1intctrl 11 &cpu1intctrl 9
  233. &cpu2intctrl 11 &cpu2intctrl 9
  234. &cpu3intctrl 11 &cpu3intctrl 9
  235. &cpu4intctrl 11 &cpu4intctrl 9>;
  236. interrupt-controller;
  237. #interrupt-cells = <1>;
  238. riscv,max-priority = <7>;
  239. riscv,ndev = <136>;
  240. };
  241. clkgen: clock-controller {
  242. compatible = "starfive,jh7110-clkgen";
  243. reg = <0x0 0x13020000 0x0 0x10000>,
  244. <0x0 0x10230000 0x0 0x10000>,
  245. <0x0 0x17000000 0x0 0x10000>;
  246. reg-names = "sys", "stg", "aon";
  247. clocks = <&osc>, <&gmac1_rmii_refin>,
  248. <&gmac1_rgmii_rxin>,
  249. <&i2stx_bclk_ext>, <&i2stx_lrck_ext>,
  250. <&i2srx_bclk_ext>, <&i2srx_lrck_ext>,
  251. <&tdm_ext>, <&mclk_ext>,
  252. <&jtag_tck_inner>, <&bist_apb>,
  253. <&stg_apb>, <&clk_rtc>,
  254. <&gmac0_rmii_refin>, <&gmac0_rgmii_rxin>;
  255. clock-names = "osc", "gmac1_rmii_refin",
  256. "gmac1_rgmii_rxin",
  257. "i2stx_bclk_ext", "i2stx_lrck_ext",
  258. "i2srx_bclk_ext", "i2srx_lrck_ext",
  259. "tdm_ext", "mclk_ext",
  260. "jtag_tck_inner", "bist_apb",
  261. "stg_apb", "clk_rtc",
  262. "gmac0_rmii_refin", "gmac0_rgmii_rxin";
  263. #clock-cells = <1>;
  264. status = "okay";
  265. };
  266. clkvout: clock-controller@295C0000 {
  267. compatible = "starfive,jh7110-clk-vout";
  268. reg = <0x0 0x295C0000 0x0 0x10000>;
  269. reg-names = "vout";
  270. clocks = <&hdmitx0_pixelclk>,
  271. <&mipitx_dphy_rxesc>,
  272. <&mipitx_dphy_txbytehs>;
  273. clock-names = "hdmitx0_pixelclk",
  274. "mipitx_dphy_rxesc",
  275. "mipitx_dphy_txbytehs";
  276. #clock-cells = <1>;
  277. status = "okay";
  278. };
  279. clkisp: clock-controller@19810000 {
  280. compatible = "starfive,jh7110-clk-isp";
  281. reg = <0x0 0x19810000 0x0 0x10000>;
  282. reg-names = "isp";
  283. #clock-cells = <1>;
  284. clocks = <&clkgen JH7110_ISP_TOP_CLK_DVP>,
  285. <&clkgen JH7110_ISP_TOP_CLK_ISPCORE_2X>,
  286. <&clkgen JH7110_ISP_TOP_CLK_ISP_AXI>;
  287. clock-names = "u0_dom_isp_top_clk_dom_isp_top_clk_dvp",
  288. "u0_dom_isp_top_clk_dom_isp_top_clk_ispcore_2x",
  289. "u0_dom_isp_top_clk_dom_isp_top_clk_isp_axi";
  290. resets = <&rstgen RSTN_U0_DOM_ISP_TOP_N>,
  291. <&rstgen RSTN_U0_DOM_ISP_TOP_AXI>;
  292. reset-names = "rst_isp_top_n", "rst_isp_top_axi";
  293. status = "disabled";
  294. };
  295. qspi: spi@13010000 {
  296. compatible = "cdns,qspi-nor";
  297. #address-cells = <1>;
  298. #size-cells = <0>;
  299. reg = <0x0 0x13010000 0x0 0x10000
  300. 0x0 0x21000000 0x0 0x400000>;
  301. clocks = <&clkgen JH7110_QSPI_CLK_REF>;
  302. clock-names = "clk_ref";
  303. resets = <&rstgen RSTN_U0_CDNS_QSPI_APB>,
  304. <&rstgen RSTN_U0_CDNS_QSPI_AHB>,
  305. <&rstgen RSTN_U0_CDNS_QSPI_REF>;
  306. resets-names = "rst_apb", "rst_ahb", "rst_ref";
  307. cdns,fifo-depth = <256>;
  308. cdns,fifo-width = <4>;
  309. spi-max-frequency = <250000000>;
  310. nor_flash: nor-flash@0 {
  311. compatible = "jedec,spi-nor";
  312. reg=<0>;
  313. spi-max-frequency = <100000000>;
  314. cdns,tshsl-ns = <1>;
  315. cdns,tsd2d-ns = <1>;
  316. cdns,tchsh-ns = <1>;
  317. cdns,tslch-ns = <1>;
  318. };
  319. };
  320. otp: otp@17050000 {
  321. compatible = "starfive,jh7110-otp";
  322. reg = <0x0 0x17050000 0x0 0x10000>;
  323. clock-frequency = <4000000>;
  324. clocks = <&clkgen JH7110_OTPC_CLK_APB>;
  325. clock-names = "apb";
  326. };
  327. usbdrd30: usbdrd{
  328. compatible = "starfive,jh7110-cdns3";
  329. #address-cells = <2>;
  330. #size-cells = <2>;
  331. clocks = <&clkgen JH7110_USB0_CLK_APP_125>,
  332. <&clkgen JH7110_USB0_CLK_LPM>,
  333. <&clkgen JH7110_USB0_CLK_STB>,
  334. <&clkgen JH7110_USB0_CLK_USB_APB>,
  335. <&clkgen JH7110_USB0_CLK_AXI>,
  336. <&clkgen JH7110_USB0_CLK_UTMI_APB>;
  337. clock-names = "app","lpm","stb","apb","axi","utmi";
  338. resets = <&rstgen RSTN_U0_CDN_USB_PWRUP>,
  339. <&rstgen RSTN_U0_CDN_USB_APB>,
  340. <&rstgen RSTN_U0_CDN_USB_AXI>,
  341. <&rstgen RSTN_U0_CDN_USB_UTMI_APB>;
  342. reset-names = "pwrup","apb","axi","utmi";
  343. starfive,stg-syscon = <&stg_syscon 0x4>;
  344. starfive,sys-syscon = <&sys_syscon 0x18>;
  345. status = "disabled";
  346. usbdrd_cdns3: usb@10100000 {
  347. compatible = "cdns,usb3";
  348. reg = <0x0 0x10100000 0x0 0x10000>,
  349. <0x0 0x10110000 0x0 0x10000>,
  350. <0x0 0x10120000 0x0 0x10000>;
  351. reg-names = "otg", "xhci", "dev";
  352. interrupts = <108>, <109>, <110>;
  353. interrupt-names = "host", "peripheral", "otg";
  354. phy-names = "cdns3,usb3-phy", "cnds3,usb2-phy";
  355. maximum-speed = "super-speed";
  356. };
  357. };
  358. timer: timer@13050000 {
  359. compatible = "starfive,si5-timers";
  360. reg = <0x0 0x13050000 0x0 0x10000>;
  361. interrupts = <69>, <70>, <71> ,<72>;
  362. interrupt-names = "timer0", "timer1",
  363. "timer2", "timer3";
  364. clocks = <&clkgen JH7110_TIMER_CLK_TIMER0>,
  365. <&clkgen JH7110_TIMER_CLK_TIMER1>,
  366. <&clkgen JH7110_TIMER_CLK_TIMER2>,
  367. <&clkgen JH7110_TIMER_CLK_TIMER3>,
  368. <&clkgen JH7110_TIMER_CLK_APB>;
  369. clock-names = "timer0", "timer1",
  370. "timer2", "timer3", "apb_clk";
  371. clock-frequency = <2000000>;
  372. status = "okay";
  373. };
  374. wdog: wdog@13070000 {
  375. compatible = "starfive,dskit-wdt";
  376. reg = <0x0 0x13070000 0x0 0x10000>;
  377. interrupts = <68>;
  378. interrupt-names = "wdog";
  379. clock-frequency = <2000000>;
  380. clocks = <&clkgen JH7110_DSKIT_WDT_CLK_WDT>,
  381. <&clkgen JH7110_DSKIT_WDT_CLK_APB>;
  382. clock-names = "core_clk", "apb_clk";
  383. resets = <&rstgen RSTN_U0_DSKIT_WDT_APB>,
  384. <&rstgen RSTN_U0_DSKIT_WDT_CORE>;
  385. reset-names = "rst_apb", "rst_core";
  386. timeout-sec = <15>;
  387. status = "okay";
  388. };
  389. rtc: rtc@17040000 {
  390. compatible = "starfive,rtc_hms";
  391. reg = <0x0 0x17040000 0x0 0x10000>;
  392. interrupts = <10>, <11>, <12>;
  393. interrupt-names = "rtc_ms_pulse", "rtc_sec_pulse", "rtc";
  394. clocks = <&clkgen JH7110_RTC_HMS_CLK_APB>,
  395. <&clkgen JH7110_RTC_HMS_CLK_CAL>;
  396. clock-names = "pclk", "cal_clk";
  397. resets = <&rstgen RSTN_U0_RTC_HMS_APB>,
  398. <&rstgen RSTN_U0_RTC_HMS_CAL>,
  399. <&rstgen RSTN_U0_RTC_HMS_OSC32K>;
  400. reset-names = "rst_apb", "rst_cal", "rst_osc";
  401. rtc,cal-clock-freq = <1000000>;
  402. status = "okay";
  403. };
  404. pmu: pmu@17030000 {
  405. compatible = "starfive,jh7110-pmu";
  406. reg = <0x0 0x17030000 0x0 0x10000>;
  407. interrupts = <111>;
  408. status = "okay";
  409. };
  410. uart0: serial@10000000 {
  411. compatible = "snps,dw-apb-uart";
  412. reg = <0x0 0x10000000 0x0 0x10000>;
  413. reg-io-width = <4>;
  414. reg-shift = <2>;
  415. clocks = <&clkgen JH7110_UART0_CLK_CORE>,
  416. <&clkgen JH7110_UART0_CLK_APB>;
  417. clock-names = "baudclk", "apb_pclk";
  418. resets = <&rstgen RSTN_U0_DW_UART_APB>,
  419. <&rstgen RSTN_U0_DW_UART_CORE>;
  420. interrupts = <32>;
  421. status = "disabled";
  422. };
  423. uart1: serial@10010000 {
  424. compatible = "snps,dw-apb-uart";
  425. reg = <0x0 0x10010000 0x0 0x10000>;
  426. reg-io-width = <4>;
  427. reg-shift = <2>;
  428. clocks = <&clkgen JH7110_UART1_CLK_CORE>,
  429. <&clkgen JH7110_UART1_CLK_APB>;
  430. clock-names = "baudclk", "apb_pclk";
  431. resets = <&rstgen RSTN_U1_DW_UART_APB>,
  432. <&rstgen RSTN_U1_DW_UART_CORE>;
  433. interrupts = <33>;
  434. status = "disabled";
  435. };
  436. uart2: serial@10020000 {
  437. compatible = "snps,dw-apb-uart";
  438. reg = <0x0 0x10020000 0x0 0x10000>;
  439. reg-io-width = <4>;
  440. reg-shift = <2>;
  441. clocks = <&clkgen JH7110_UART2_CLK_CORE>,
  442. <&clkgen JH7110_UART2_CLK_APB>;
  443. clock-names = "baudclk", "apb_pclk";
  444. resets = <&rstgen RSTN_U2_DW_UART_APB>,
  445. <&rstgen RSTN_U2_DW_UART_CORE>;
  446. interrupts = <34>;
  447. status = "disabled";
  448. };
  449. uart3: serial@12000000 {
  450. compatible = "snps,dw-apb-uart";
  451. reg = <0x0 0x12000000 0x0 0x10000>;
  452. reg-io-width = <4>;
  453. reg-shift = <2>;
  454. clocks = <&clkgen JH7110_UART3_CLK_CORE>,
  455. <&clkgen JH7110_UART3_CLK_APB>;
  456. clock-names = "baudclk", "apb_pclk";
  457. resets = <&rstgen RSTN_U3_DW_UART_APB>,
  458. <&rstgen RSTN_U3_DW_UART_CORE>;
  459. interrupts = <45>;
  460. status = "disabled";
  461. };
  462. uart4: serial@12010000 {
  463. compatible = "snps,dw-apb-uart";
  464. reg = <0x0 0x12010000 0x0 0x10000>;
  465. reg-io-width = <4>;
  466. reg-shift = <2>;
  467. clocks = <&clkgen JH7110_UART4_CLK_CORE>,
  468. <&clkgen JH7110_UART4_CLK_APB>;
  469. clock-names = "baudclk", "apb_pclk";
  470. resets = <&rstgen RSTN_U4_DW_UART_APB>,
  471. <&rstgen RSTN_U4_DW_UART_CORE>;
  472. interrupts = <46>;
  473. status = "disabled";
  474. };
  475. uart5: serial@12020000 {
  476. compatible = "snps,dw-apb-uart";
  477. reg = <0x0 0x12020000 0x0 0x10000>;
  478. reg-io-width = <4>;
  479. reg-shift = <2>;
  480. clocks = <&clkgen JH7110_UART5_CLK_CORE>,
  481. <&clkgen JH7110_UART5_CLK_APB>;
  482. clock-names = "baudclk", "apb_pclk";
  483. resets = <&rstgen RSTN_U5_DW_UART_APB>,
  484. <&rstgen RSTN_U5_DW_UART_CORE>;
  485. interrupts = <47>;
  486. status = "disabled";
  487. };
  488. dma: dma-controller@16050000 {
  489. compatible = "starfive,axi-dma";
  490. reg = <0x0 0x16050000 0x0 0x10000>;
  491. clocks = <&clkgen JH7110_DMA1P_CLK_AXI>,
  492. <&clkgen JH7110_DMA1P_CLK_AHB>;
  493. clock-names = "core-clk", "cfgr-clk";
  494. resets = <&rstgen RSTN_U0_DW_DMA1P_AXI>,
  495. <&rstgen RSTN_U0_DW_DMA1P_AHB>;
  496. reset-names = "rst_axi", "rst_ahb";
  497. interrupts = <73>;
  498. #dma-cells = <2>;
  499. dma-channels = <4>;
  500. snps,dma-masters = <1>;
  501. snps,data-width = <3>;
  502. snps,num-hs-if = <56>;
  503. snps,block-size = <65536 65536 65536 65536>;
  504. snps,priority = <0 1 2 3>;
  505. snps,axi-max-burst-len = <16>;
  506. status = "disabled";
  507. };
  508. gpio: gpio@13040000 {
  509. compatible = "starfive,jh7110-sys-pinctrl";
  510. reg = <0x0 0x13040000 0x0 0x10000>;
  511. reg-names = "control";
  512. interrupts = <91>;
  513. interrupt-controller;
  514. gpio-controller;
  515. #gpio-cells = <2>;
  516. ngpios = <64>;
  517. status = "okay";
  518. };
  519. gpioa: gpio@17020000 {
  520. compatible = "starfive,jh7110-aon-pinctrl";
  521. reg = <0x0 0x17020000 0x0 0x10000>;
  522. reg-names = "control";
  523. interrupts = <90>;
  524. interrupt-controller;
  525. gpio-controller;
  526. #gpio-cells = <2>;
  527. ngpios = <4>;
  528. status = "okay";
  529. };
  530. trng: trng@1600C000 {
  531. compatible = "starfive,trng";
  532. reg = <0x0 0x1600C000 0x0 0x4000>;
  533. clocks = <&clkgen JH7110_SEC_HCLK>,
  534. <&clkgen JH7110_SEC_MISCAHB_CLK>;
  535. clock-names = "hclk", "miscahb_clk";
  536. resets = <&rstgen RSTN_U0_SEC_TOP_HRESETN>;
  537. interrupts = <30>;
  538. status = "disabled";
  539. };
  540. sec_dma: sec_dma@16008000 {
  541. /*compatible = "arm,pl080", "arm,primecell";*/
  542. compatible = "starfive,pl080";
  543. reg = <0x0 0x16008000 0x0 0x4000>;
  544. reg-names = "sec_dma";
  545. interrupts = <29>;
  546. clocks = <&clkgen JH7110_SEC_HCLK>,
  547. <&clkgen JH7110_SEC_MISCAHB_CLK>;
  548. clock-names = "sec_hclk","sec_ahb";
  549. resets = <&rstgen RSTN_U0_SEC_TOP_HRESETN>;
  550. reset-names = "sec_hre";
  551. lli-bus-interface-ahb1;
  552. mem-bus-interface-ahb1;
  553. memcpy-burst-size = <256>;
  554. memcpy-bus-width = <32>;
  555. #dma-cells = <2>;
  556. status = "disabled";
  557. };
  558. crypto: crypto@16000000 {
  559. compatible = "starfive,jh7110-sec";
  560. reg = <0x0 0x16000000 0x0 0x4000>,
  561. <0x0 0x16008000 0x0 0x4000>;
  562. reg-names = "secreg","secdma";
  563. interrupts = <28>, <29>;
  564. interrupt-names = "secirq", "dmairq";
  565. clocks = <&clkgen JH7110_SEC_HCLK>,
  566. <&clkgen JH7110_SEC_MISCAHB_CLK>;
  567. clock-names = "sec_hclk","sec_ahb";
  568. resets = <&rstgen RSTN_U0_SEC_TOP_HRESETN>;
  569. reset-names = "sec_hre";
  570. enable-dma = "true";
  571. dmas = <&sec_dma 1 2>,
  572. <&sec_dma 0 2>;
  573. dma-names = "sec_m","sec_p";
  574. status = "disabled";
  575. };
  576. i2c6: i2c@12060000 {
  577. compatible = "snps,designware-i2c";
  578. reg = <0x0 0x12060000 0x0 0x10000>;
  579. clocks = <&clkgen JH7110_I2C6_CLK_CORE>,
  580. <&clkgen JH7110_I2C6_CLK_APB>;
  581. clock-names = "ref", "pclk";
  582. resets = <&rstgen RSTN_U6_DW_I2C_APB>;
  583. interrupts = <51>;
  584. #address-cells = <1>;
  585. #size-cells = <0>;
  586. status = "disabled";
  587. };
  588. i2c0: i2c@10030000 {
  589. compatible = "snps,designware-i2c";
  590. reg = <0x0 0x10030000 0x0 0x10000>;
  591. clocks = <&clkgen JH7110_I2C0_CLK_CORE>,
  592. <&clkgen JH7110_I2C0_CLK_APB>;
  593. clock-names = "ref", "pclk";
  594. resets = <&rstgen RSTN_U0_DW_I2C_APB>;
  595. interrupts = <35>;
  596. #address-cells = <1>;
  597. #size-cells = <0>;
  598. status = "disabled";
  599. };
  600. i2c1: i2c@10040000 {
  601. compatible = "snps,designware-i2c";
  602. reg = <0x0 0x10040000 0x0 0x10000>;
  603. clocks = <&clkgen JH7110_I2C1_CLK_CORE>,
  604. <&clkgen JH7110_I2C1_CLK_APB>;
  605. clock-names = "ref", "pclk";
  606. resets = <&rstgen RSTN_U1_DW_I2C_APB>;
  607. interrupts = <36>;
  608. #address-cells = <1>;
  609. #size-cells = <0>;
  610. status = "disabled";
  611. };
  612. i2c2: i2c@10050000 {
  613. compatible = "snps,designware-i2c";
  614. reg = <0x0 0x10050000 0x0 0x10000>;
  615. clocks = <&clkgen JH7110_I2C2_CLK_CORE>,
  616. <&clkgen JH7110_I2C2_CLK_APB>;
  617. clock-names = "ref", "pclk";
  618. resets = <&rstgen RSTN_U2_DW_I2C_APB>;
  619. interrupts = <37>;
  620. #address-cells = <1>;
  621. #size-cells = <0>;
  622. status = "disabled";
  623. };
  624. i2c5: i2c5@12050000 {
  625. compatible = "snps,designware-i2c";
  626. reg = <0x0 0x12050000 0x0 0x10000>;
  627. clocks = <&clkgen JH7110_I2C5_CLK_CORE>,
  628. <&clkgen JH7110_I2C5_CLK_APB>;
  629. clock-names = "ref", "pclk";
  630. resets = <&rstgen RSTN_U5_DW_I2C_APB>;
  631. interrupts = <50>;
  632. #address-cells = <1>;
  633. #size-cells = <0>;
  634. status = "disabled";
  635. };
  636. /* unremovable emmc as mmcblk0 */
  637. sdio0: sdio0@16010000 {
  638. compatible = "snps,dw-mshc";
  639. reg = <0x0 0x16010000 0x0 0x10000>;
  640. clocks = <&clkgen JH7110_SDIO0_CLK_AHB>,
  641. <&clkgen JH7110_SDIO0_CLK_SDCARD>;
  642. clock-names = "biu","ciu";
  643. resets = <&rstgen RSTN_U0_DW_SDIO_AHB>;
  644. reset-names = "reset";
  645. };
  646. sdio1: sdio1@16020000 {
  647. compatible = "snps,dw-mshc";
  648. reg = <0x0 0x16020000 0x0 0x10000>;
  649. clocks = <&clkgen JH7110_SDIO1_CLK_AHB>,
  650. <&clkgen JH7110_SDIO1_CLK_SDCARD>;
  651. clock-names = "biu","ciu";
  652. resets = <&rstgen RSTN_U1_DW_SDIO_AHB>;
  653. reset-names = "reset";
  654. };
  655. vin_sysctl: vin_sysctl@19800000 {
  656. compatible = "starfive,stf-vin";
  657. reg = <0x0 0x19800000 0x0 0x10000>,
  658. <0x0 0x19810000 0x0 0x10000>,
  659. <0x0 0x19820000 0x0 0x10000>,
  660. <0x0 0x19830000 0x0 0x10000>,
  661. <0x0 0x19840000 0x0 0x10000>,
  662. <0x0 0x19870000 0x0 0x30000>,
  663. <0x0 0x198a0000 0x0 0x30000>,
  664. <0x0 0x11840000 0x0 0x10000>,
  665. <0x0 0x17030000 0x0 0x10000>,
  666. <0x0 0x13020000 0x0 0x10000>;
  667. reg-names = "mipi0", "vclk", "vrst", "mipi1", "sctrl",
  668. "isp0", "isp1", "trst", "pmu", "syscrg";
  669. clocks = <&clkisp JH7110_DOM4_APB_FUNC>,
  670. <&clkisp JH7110_U0_VIN_PCLK>,
  671. <&clkisp JH7110_U0_VIN_SYS_CLK>,
  672. <&clkisp JH7110_U0_ISPV2_TOP_WRAPPER_CLK_C>,
  673. <&clkisp JH7110_DVP_INV>,
  674. <&clkisp JH7110_U0_VIN_CLK_P_AXIWR>,
  675. <&clkisp JH7110_MIPI_RX0_PXL>,
  676. <&clkisp JH7110_U0_VIN_PIXEL_CLK_IF0>,
  677. <&clkisp JH7110_U0_VIN_PIXEL_CLK_IF1>,
  678. <&clkisp JH7110_U0_VIN_PIXEL_CLK_IF2>,
  679. <&clkisp JH7110_U0_VIN_PIXEL_CLK_IF3>;
  680. clock-names = "clk_apb_func", "clk_pclk", "clk_sys_clk",
  681. "clk_wrapper_clk_c", "clk_dvp_inv", "clk_axiwr",
  682. "clk_mipi_rx0_pxl", "clk_pixel_clk_if0",
  683. "clk_pixel_clk_if1", "clk_pixel_clk_if2",
  684. "clk_pixel_clk_if3";
  685. resets = <&rstgen RSTN_U0_ISPV2_TOP_WRAPPER_P>,
  686. <&rstgen RSTN_U0_ISPV2_TOP_WRAPPER_C>,
  687. <&rstgen RSTN_U0_VIN_N_PCLK>,
  688. <&rstgen RSTN_U0_VIN_N_SYS_CLK>,
  689. <&rstgen RSTN_U0_VIN_P_AXIRD>,
  690. <&rstgen RSTN_U0_VIN_P_AXIWR>,
  691. <&rstgen RSTN_U0_VIN_N_PIXEL_CLK_IF0>,
  692. <&rstgen RSTN_U0_VIN_N_PIXEL_CLK_IF1>,
  693. <&rstgen RSTN_U0_VIN_N_PIXEL_CLK_IF2>,
  694. <&rstgen RSTN_U0_VIN_N_PIXEL_CLK_IF3>,
  695. <&rstgen RSTN_U0_M31DPHY_HW>,
  696. <&rstgen RSTN_U0_M31DPHY_B09_ALWAYS_ON>;
  697. reset-names = "rst_wrapper_p", "rst_wrapper_c", "rst_pclk",
  698. "rst_sys_clk", "rst_axird", "rst_axiwr", "rst_pixel_clk_if0",
  699. "rst_pixel_clk_if1", "rst_pixel_clk_if2", "rst_pixel_clk_if3",
  700. "rst_m31dphy_hw", "rst_m31dphy_b09_always_on";
  701. interrupts = <92 87 86>;
  702. status = "disabled";
  703. };
  704. jpu: jpu@11900000 {
  705. compatible = "starfive,jpu";
  706. reg = <0x0 0x13090000 0x0 0x300>;
  707. interrupts = <14>;
  708. clocks = <&clkgen JH7110_CODAJ12_CLK_AXI>,
  709. <&clkgen JH7110_CODAJ12_CLK_CORE>,
  710. <&clkgen JH7110_CODAJ12_CLK_APB>;
  711. clock-names = "axi_clk", "core_clk", "apb_clk";
  712. resets = <&rstgen RSTN_U0_CODAJ12_AXI>,
  713. <&rstgen RSTN_U0_CODAJ12_CORE>,
  714. <&rstgen RSTN_U0_CODAJ12_APB>;
  715. reset-names = "rst_axi", "rst_core", "rst_apb";
  716. status = "disabled";
  717. };
  718. vpu_dec: vpu_dec@130A0000 {
  719. compatible = "starfive,vdec";
  720. reg = <0x0 0x130A0000 0x0 0x10000>;
  721. interrupts = <13>;
  722. clocks = <&clkgen JH7110_WAVE511_CLK_AXI>,
  723. <&clkgen JH7110_WAVE511_CLK_BPU>,
  724. <&clkgen JH7110_WAVE511_CLK_VCE>,
  725. <&clkgen JH7110_WAVE511_CLK_APB>,
  726. <&clkgen JH7110_NOC_BUS_CLK_VDEC_AXI>;
  727. clock-names = "axi_clk",
  728. "bpu_clk",
  729. "vce_clk",
  730. "apb_clk",
  731. "noc_bus";
  732. resets = <&rstgen RSTN_U0_WAVE511_AXI>,
  733. <&rstgen RSTN_U0_WAVE511_BPU>,
  734. <&rstgen RSTN_U0_WAVE511_VCE>,
  735. <&rstgen RSTN_U0_WAVE511_APB>,
  736. <&rstgen RSTN_U0_AXIMEM_128B_AXI>;
  737. reset-names = "rst_axi",
  738. "rst_bpu",
  739. "rst_vce",
  740. "rst_apb",
  741. "rst_sram";
  742. starfive,vdec_noc_ctrl;
  743. status = "disabled";
  744. };
  745. vpu_enc: vpu_enc@130B0000 {
  746. compatible = "starfive,venc";
  747. reg = <0x0 0x130B0000 0x0 0x10000>;
  748. interrupts = <15>;
  749. clocks = <&clkgen JH7110_WAVE420L_CLK_AXI>,
  750. <&clkgen JH7110_WAVE420L_CLK_BPU>,
  751. <&clkgen JH7110_WAVE420L_CLK_VCE>,
  752. <&clkgen JH7110_WAVE420L_CLK_APB>,
  753. <&clkgen JH7110_NOC_BUS_CLK_VENC_AXI>;
  754. clock-names = "axi_clk",
  755. "bpu_clk",
  756. "vce_clk",
  757. "apb_clk",
  758. "noc_bus";
  759. resets = <&rstgen RSTN_U0_WAVE420L_AXI>,
  760. <&rstgen RSTN_U0_WAVE420L_BPU>,
  761. <&rstgen RSTN_U0_WAVE420L_VCE>,
  762. <&rstgen RSTN_U0_WAVE420L_APB>,
  763. <&rstgen RSTN_U1_AXIMEM_128B_AXI>;
  764. reset-names = "rst_axi",
  765. "rst_bpu",
  766. "rst_vce",
  767. "rst_apb",
  768. "rst_sram";
  769. starfive,venc_noc_ctrl;
  770. status = "disabled";
  771. };
  772. rstgen: reset-controller {
  773. compatible = "starfive,jh7110-reset";
  774. reg = <0x0 0x13020000 0x0 0x10000>,
  775. <0x0 0x10230000 0x0 0x10000>,
  776. <0x0 0x17000000 0x0 0x10000>,
  777. <0x0 0x19810000 0x0 0x10000>,
  778. <0x0 0x295C0000 0x0 0x10000>;
  779. reg-names = "syscrg", "stgcrg", "aoncrg", "ispcrg", "voutcrg";
  780. #reset-cells = <1>;
  781. status = "okay";
  782. };
  783. stmmac_axi_setup: stmmac-axi-config {
  784. snps,wr_osr_lmt = <0xf>;
  785. snps,rd_osr_lmt = <0xf>;
  786. snps,blen = <256 128 64 32 0 0 0>;
  787. };
  788. gmac0: ethernet@16030000 {
  789. compatible = "starfive,jh7110-eqos-5.20";
  790. reg = <0x0 0x16030000 0x0 0x10000>;
  791. clock-names = "gtx",
  792. "tx",
  793. "ptp_ref",
  794. "stmmaceth",
  795. "pclk",
  796. "gtxc",
  797. "rmii_rtx";
  798. clocks = <&clkgen JH7110_GMAC0_GTXCLK>,
  799. <&clkgen JH7110_U0_GMAC5_CLK_TX>,
  800. <&clkgen JH7110_GMAC0_PTP>,
  801. <&clkgen JH7110_U0_GMAC5_CLK_AHB>,
  802. <&clkgen JH7110_U0_GMAC5_CLK_AXI>,
  803. <&clkgen JH7110_GMAC0_GTXC>,
  804. <&clkgen JH7110_GMAC0_RMII_RTX>;
  805. resets = <&rstgen RSTN_U0_DW_GMAC5_AXI64_AHB>,
  806. <&rstgen RSTN_U0_DW_GMAC5_AXI64_AXI>;
  807. reset-names = "ahb", "stmmaceth";
  808. interrupts = <7>, <6>, <5> ;
  809. interrupt-names = "macirq", "eth_wake_irq", "eth_lpi";
  810. max-frame-size = <9000>;
  811. phy-mode = "rgmii-id";
  812. snps,multicast-filter-bins = <256>;
  813. snps,perfect-filter-entries = <128>;
  814. rx-fifo-depth = <262144>;
  815. tx-fifo-depth = <131072>;
  816. snps,fixed-burst;
  817. snps,no-pbl-x8;
  818. snps,force_thresh_dma_mode;
  819. snps,axi-config = <&stmmac_axi_setup>;
  820. snps,tso;
  821. snps,en-tx-lpi-clockgating;
  822. snps,en-lpi;
  823. snps,write-requests = <2>;
  824. snps,read-requests = <16>;
  825. snps,burst-map = <0x7>;
  826. snps,txpbl = <16>;
  827. snps,rxpbl = <16>;
  828. status = "disabled";
  829. };
  830. gmac1: ethernet@16040000 {
  831. compatible = "starfive,jh7110-eqos-5.20";
  832. reg = <0x0 0x16040000 0x0 0x10000>;
  833. clock-names = "gtx",
  834. "tx",
  835. "ptp_ref",
  836. "stmmaceth",
  837. "pclk",
  838. "gtxc",
  839. "rmii_rtx";
  840. clocks = <&clkgen JH7110_GMAC1_GTXCLK>,
  841. <&clkgen JH7110_GMAC5_CLK_TX>,
  842. <&clkgen JH7110_GMAC5_CLK_PTP>,
  843. <&clkgen JH7110_GMAC5_CLK_AHB>,
  844. <&clkgen JH7110_GMAC5_CLK_AXI>,
  845. <&clkgen JH7110_GMAC1_GTXC>,
  846. <&clkgen JH7110_GMAC1_RMII_RTX>;
  847. resets = <&rstgen RSTN_U1_DW_GMAC5_AXI64_H_N>,
  848. <&rstgen RSTN_U1_DW_GMAC5_AXI64_A_I>;
  849. reset-names = "ahb", "stmmaceth";
  850. interrupts = <78>, <77>, <76> ;
  851. interrupt-names = "macirq", "eth_wake_irq", "eth_lpi";
  852. max-frame-size = <9000>;
  853. phy-mode = "rgmii-id";
  854. snps,multicast-filter-bins = <256>;
  855. snps,perfect-filter-entries = <128>;
  856. rx-fifo-depth = <262144>;
  857. tx-fifo-depth = <131072>;
  858. snps,fixed-burst;
  859. snps,no-pbl-x8;
  860. snps,force_thresh_dma_mode;
  861. snps,axi-config = <&stmmac_axi_setup>;
  862. snps,tso;
  863. snps,en-tx-lpi-clockgating;
  864. snps,en-lpi;
  865. snps,write-requests = <2>;
  866. snps,read-requests = <16>;
  867. snps,burst-map = <0x7>;
  868. snps,txpbl = <16>;
  869. snps,rxpbl = <16>;
  870. status = "disabled";
  871. };
  872. gpu: gpu@18000000 {
  873. compatible = "img-gpu";
  874. reg = <0x0 0x18000000 0x0 0x100000>,
  875. <0x0 0x130C000 0x0 0x10000>;
  876. clocks = <&clkgen JH7110_GPU_CLK_APB>,
  877. <&clkgen JH7110_GPU_RTC_TOGGLE>,
  878. <&clkgen JH7110_GPU_CORE_CLK>,
  879. <&clkgen JH7110_GPU_SYS_CLK>,
  880. <&clkgen JH7110_NOC_BUS_CLK_GPU_AXI>;
  881. clock-names = "clk_apb", "clk_rtc",
  882. "clk_core", "clk_sys",
  883. "clk_axi";
  884. resets = <&rstgen RSTN_U0_IMG_GPU_APB>,
  885. <&rstgen RSTN_U0_IMG_GPU_DOMA>;
  886. reset-names = "rst_apb", "rst_doma";
  887. interrupts = <82>;
  888. current-clock = <8000000>;
  889. status = "disabled";
  890. };
  891. can0: can@130d0000 {
  892. compatible = "ipms,can";
  893. reg = <0x0 0x130d0000 0x0 0x1000>;
  894. interrupts = <112>;
  895. clocks = <&clkgen JH7110_CAN0_CTRL_CLK_APB>,
  896. <&clkgen JH7110_CAN0_CTRL_CLK_CAN>,
  897. <&clkgen JH7110_CAN0_CTRL_CLK_TIMER>;
  898. clock-names = "apb_clk", "core_clk", "timer_clk";
  899. resets = <&rstgen RSTN_U0_CAN_CTRL_APB>,
  900. <&rstgen RSTN_U0_CAN_CTRL_CORE>,
  901. <&rstgen RSTN_U0_CAN_CTRL_TIMER>;
  902. reset-names = "rst_apb", "rst_core", "rst_timer";
  903. starfive,sys-syscon = <&sys_syscon 0x10 0x3 0x8>;
  904. syscon,can_or_canfd = <0>;
  905. status = "disabled";
  906. };
  907. can1: can@130e0000 {
  908. compatible = "ipms,can";
  909. reg = <0x0 0x130e0000 0x0 0x1000>;
  910. interrupts = <113>;
  911. clocks = <&clkgen JH7110_CAN1_CTRL_CLK_APB>,
  912. <&clkgen JH7110_CAN1_CTRL_CLK_CAN>,
  913. <&clkgen JH7110_CAN1_CTRL_CLK_TIMER>;
  914. clock-names = "apb_clk", "core_clk", "timer_clk";
  915. resets = <&rstgen RSTN_U1_CAN_CTRL_APB>,
  916. <&rstgen RSTN_U1_CAN_CTRL_CORE>,
  917. <&rstgen RSTN_U1_CAN_CTRL_TIMER>;
  918. reset-names = "rst_apb", "rst_core", "rst_timer";
  919. starfive,sys-syscon = <&sys_syscon 0x88 0x12 0x40000>;
  920. syscon,can_or_canfd = <0>;
  921. status = "disabled";
  922. };
  923. tdm: tdm@10090000 {
  924. compatible = "starfive,sf-tdm";
  925. reg = <0x0 0x10090000 0x0 0x1000>;
  926. reg-names = "tdm";
  927. clocks = <&clkgen JH7110_AHB0>,
  928. <&clkgen JH7110_TDM_CLK_AHB>,
  929. <&clkgen JH7110_APB0>,
  930. <&clkgen JH7110_TDM_CLK_APB>,
  931. <&clkgen JH7110_TDM_INTERNAL>;
  932. clock-names = "clk_ahb0", "clk_tdm_ahb",
  933. "clk_apb0", "clk_tdm_apb",
  934. "clk_tdm_intl";
  935. resets = <&rstgen RSTN_U0_TDM16SLOT_AHB>,
  936. <&rstgen RSTN_U0_TDM16SLOT_APB>,
  937. <&rstgen RSTN_U0_TDM16SLOT_TDM>;
  938. reset-names = "tdm_ahb", "tdm_apb", "tdm_rst";
  939. dmas = <&dma 20 1>, <&dma 21 1>;
  940. dma-names = "rx","tx";
  941. #sound-dai-cells = <0>;
  942. status = "disabled";
  943. };
  944. spdif0: spdif0@100a0000 {
  945. compatible = "starfive,sf-spdif";
  946. reg = <0x0 0x100a0000 0x0 0x1000>;
  947. clocks = <&clkgen JH7110_SPDIF_CLK_APB>,
  948. <&clkgen JH7110_SPDIF_CLK_CORE>,
  949. <&clkgen JH7110_MCLK>;
  950. clock-names = "spdif-apb", "spdif-core", "audioclk";
  951. resets = <&rstgen RSTN_U0_CDNS_SPDIF_APB>;
  952. reset-names = "rst_apb";
  953. interrupts = <84>;
  954. interrupt-names = "tx";
  955. #sound-dai-cells = <0>;
  956. status = "disabled";
  957. };
  958. pwmdac: pwmdac@100b0000 {
  959. compatible = "starfive,pwmdac";
  960. reg = <0x0 0x100b0000 0x0 0x1000>;
  961. clocks = <&clkgen JH7110_APB0>,
  962. <&clkgen JH7110_PWMDAC_CLK_APB>,
  963. <&clkgen JH7110_PWMDAC_CLK_CORE>;
  964. clock-names = "apb0", "pwmdac-apb", "pwmdac-core";
  965. resets = <&rstgen RSTN_U0_PWMDAC_APB>;
  966. reset-names = "rst-apb";
  967. dmas = <&dma 22 1>;
  968. dma-names = "tx";
  969. #sound-dai-cells = <0>;
  970. status = "disabled";
  971. };
  972. i2stx: i2stx@100c0000 {
  973. compatible = "snps,designware-i2stx";
  974. reg = <0x0 0x100c0000 0x0 0x1000>;
  975. clocks = <&clkgen JH7110_APB0>;
  976. clock-names = "i2sclk";
  977. interrupt-names = "tx";
  978. #sound-dai-cells = <0>;
  979. dmas = <&dma 28 1>;
  980. dma-names = "rx";
  981. status = "disabled";
  982. };
  983. pdm: pdm@100d0000 {
  984. compatible = "starfive,sf-pdm";
  985. reg = <0x0 0x100d0000 0x0 0x1000>;
  986. reg-names = "pdm";
  987. clocks = <&clkgen JH7110_PDM_CLK_DMIC>,
  988. <&clkgen JH7110_APB0>,
  989. <&clkgen JH7110_PDM_CLK_APB>,
  990. <&clkgen JH7110_PDM_CLK_DMIC0_BCLK_SLV>,
  991. <&clkgen JH7110_PDM_CLK_DMIC0_LRCK_SLV>,
  992. <&clkgen JH7110_PDM_CLK_DMIC1_BCLK_SLV>,
  993. <&clkgen JH7110_PDM_CLK_DMIC1_LRCK_SLV>,
  994. <&clkgen JH7110_I2SRX0_3CH_BCLK>;
  995. clock-names = "pdm_dmic", "clk_apb0", "pdm_apb",
  996. "pdm_dmic0_bclk", "pdm_dmic0_lrck",
  997. "pdm_dmic1_bclk", "pdm_dmic1_lrck",
  998. "u0_i2srx_3ch_bclk";
  999. resets = <&rstgen RSTN_U0_PDM_4MIC_DMIC>,
  1000. <&rstgen RSTN_U0_PDM_4MIC_APB>;
  1001. reset-names = "pdm_dmic", "pdm_apb";
  1002. #sound-dai-cells = <0>;
  1003. };
  1004. i2srx_3ch: i2srx_3ch@100e0000 {
  1005. compatible = "snps,designware-i2srx";
  1006. reg = <0x0 0x100e0000 0x0 0x1000>;
  1007. clocks = <&clkgen JH7110_APB0>,
  1008. <&clkgen JH7110_I2SRX0_3CH_CLK_APB>,
  1009. <&clkgen JH7110_I2SRX_3CH_BCLK_MST>;
  1010. clock-names = "apb0", "3ch-apb",
  1011. "3ch-bclk";
  1012. resets = <&rstgen RSTN_U0_I2SRX_3CH_APB>,
  1013. <&rstgen RSTN_U0_I2SRX_3CH_BCLK>;
  1014. reset-names = "rst_apb_rx", "rst_bclk_rx";
  1015. interrupts = <42>;
  1016. interrupt-names = "rx";
  1017. dmas = <&dma 24 1>;
  1018. dma-names = "rx";
  1019. #sound-dai-cells = <0>;
  1020. status = "disabled";
  1021. };
  1022. i2stx_4ch0: i2stx_4ch0@120b0000 {
  1023. compatible = "snps,designware-i2stx-4ch0";
  1024. reg = <0x0 0x120b0000 0x0 0x1000>;
  1025. clocks = <&clkgen JH7110_MCLK_INNER>,
  1026. <&clkgen JH7110_I2STX_4CH0_BCLK_MST>,
  1027. <&clkgen JH7110_I2STX_4CH0_LRCK_MST>,
  1028. <&clkgen JH7110_MCLK>,
  1029. <&clkgen JH7110_I2STX0_4CHBCLK>,
  1030. <&clkgen JH7110_I2STX0_4CHLRCK>;
  1031. clock-names = "inner", "bclk-mst",
  1032. "lrck-mst", "mclk",
  1033. "bclk0", "lrck0";
  1034. resets = <&rstgen RSTN_U0_I2STX_4CH_APB>,
  1035. <&rstgen RSTN_U0_I2STX_4CH_BCLK>;
  1036. reset-names = "rst_apb0", "rst_bclk0";
  1037. interrupts = <58>;
  1038. interrupt-names = "tx";
  1039. dmas = <&dma 47 1>;
  1040. dma-names = "tx";
  1041. #sound-dai-cells = <0>;
  1042. status = "disabled";
  1043. };
  1044. i2stx_4ch1: i2stx_4ch1@120c0000 {
  1045. compatible = "snps,designware-i2stx-4ch1";
  1046. reg = <0x0 0x120c0000 0x0 0x1000>;
  1047. clocks = <&clkgen JH7110_MCLK_INNER>,
  1048. <&clkgen JH7110_I2STX_4CH1_BCLK_MST>,
  1049. <&clkgen JH7110_I2STX_4CH1_LRCK_MST>,
  1050. <&clkgen JH7110_MCLK>,
  1051. <&clkgen JH7110_I2STX1_4CHBCLK>,
  1052. <&clkgen JH7110_I2STX1_4CHLRCK>;
  1053. clock-names = "inner", "bclk-mst1",
  1054. "lrck-mst1", "mclk",
  1055. "bclk1", "lrck1";
  1056. resets = <&rstgen RSTN_U1_I2STX_4CH_APB>,
  1057. <&rstgen RSTN_U1_I2STX_4CH_BCLK>;
  1058. reset-names = "rst_apb1", "rst_bclk1";
  1059. interrupts = <59>;
  1060. interrupt-names = "tx";
  1061. dmas = <&dma 48 1>;
  1062. dma-names = "tx";
  1063. #sound-dai-cells = <0>;
  1064. status = "disabled";
  1065. };
  1066. ptc: pwm@120d0000 {
  1067. compatible = "starfive,pwm0";
  1068. reg = <0x0 0x120d0000 0x0 0x10000>;
  1069. reg-names = "control";
  1070. clocks = <&clkgen JH7110_PWM_CLK_APB>;
  1071. resets = <&rstgen RSTN_U0_PWM_8CH_APB>;
  1072. starfive,approx-period = <2000000>;
  1073. #pwm-cells=<3>;
  1074. starfive,npwm = <8>;
  1075. status = "disabled";
  1076. };
  1077. spdif_transmitter: spdif_transmitter {
  1078. compatible = "linux,spdif-dit";
  1079. #sound-dai-cells = <0>;
  1080. status = "disabled";
  1081. };
  1082. spdif_receiver: spdif_receiver {
  1083. compatible = "linux,spdif-dir";
  1084. #sound-dai-cells = <0>;
  1085. status = "disabled";
  1086. };
  1087. pwmdac_codec: pwmdac-transmitter {
  1088. compatible = "linux,pwmdac-dit";
  1089. #sound-dai-cells = <0>;
  1090. status = "disabled";
  1091. };
  1092. dmic_codec: dmic_codec {
  1093. compatible = "dmic-codec";
  1094. #sound-dai-cells = <0>;
  1095. status = "disabled";
  1096. };
  1097. spi0: spi@10060000 {
  1098. compatible = "arm,pl022", "arm,primecell";
  1099. reg = <0x0 0x10060000 0x0 0x10000>;
  1100. clocks = <&clkgen JH7110_SPI0_CLK_APB>;
  1101. clock-names = "apb_pclk";
  1102. resets = <&rstgen RSTN_U0_SSP_SPI_APB>;
  1103. reset-names = "rst_apb";
  1104. interrupts = <38>;
  1105. dmas = <&dma 14 1>, <&dma 15 1>;
  1106. dma-names = "rx","tx";
  1107. arm,primecell-periphid = <0x00041022>;
  1108. num-cs = <1>;
  1109. #address-cells = <1>;
  1110. #size-cells = <0>;
  1111. status = "disabled";
  1112. };
  1113. pcie0: pcie@2B000000 {
  1114. compatible = "starfive,jh7110-pcie";
  1115. #address-cells = <3>;
  1116. #size-cells = <2>;
  1117. #interrupt-cells = <1>;
  1118. reg = <0x0 0x2B000000 0x0 0x1000000>,
  1119. <0x9 0x40000000 0x0 0x10000000>;
  1120. reg-names = "reg", "config";
  1121. device_type = "pci";
  1122. starfive,stg-syscon = <&stg_syscon 0xc0 0xc4 0x130>;
  1123. bus-range = <0x0 0xff>;
  1124. ranges = <0x82000000 0x0 0x30000000 0x0 0x30000000 0x0 0x08000000>,
  1125. <0xc3000000 0x9 0x00000000 0x9 0x00000000 0x0 0x40000000>;
  1126. msi-parent = <&plic>;
  1127. interrupts = <56>;
  1128. interrupt-controller;
  1129. interrupt-names = "msi";
  1130. interrupt-parent = <&plic>;
  1131. interrupt-map-mask = <0x0 0x0 0x0 0x7>;
  1132. interrupt-map = <0x0 0x0 0x0 0x1 &plic 0x1>,
  1133. <0x0 0x0 0x0 0x2 &plic 0x2>,
  1134. <0x0 0x0 0x0 0x3 &plic 0x3>,
  1135. <0x0 0x0 0x0 0x4 &plic 0x4>;
  1136. resets = <&rstgen RSTN_U0_PLDA_PCIE_AXI_MST0>,
  1137. <&rstgen RSTN_U0_PLDA_PCIE_AXI_SLV0>,
  1138. <&rstgen RSTN_U0_PLDA_PCIE_AXI_SLV>,
  1139. <&rstgen RSTN_U0_PLDA_PCIE_BRG>,
  1140. <&rstgen RSTN_U0_PLDA_PCIE_CORE>,
  1141. <&rstgen RSTN_U0_PLDA_PCIE_APB>;
  1142. reset-names = "rst_mst0", "rst_slv0", "rst_slv",
  1143. "rst_brg", "rst_core", "rst_apb";
  1144. clocks = <&clkgen JH7110_NOC_BUS_CLK_STG_AXI>,
  1145. <&clkgen JH7110_PCIE0_CLK_TL>,
  1146. <&clkgen JH7110_PCIE0_CLK_AXI_MST0>,
  1147. <&clkgen JH7110_PCIE0_CLK_APB>;
  1148. clock-names = "noc", "tl", "axi_mst0", "apb";
  1149. status = "disabled";
  1150. };
  1151. pcie1: pcie@2C000000 {
  1152. compatible = "starfive,jh7110-pcie";
  1153. #address-cells = <3>;
  1154. #size-cells = <2>;
  1155. #interrupt-cells = <1>;
  1156. reg = <0x0 0x2C000000 0x0 0x1000000>,
  1157. <0x9 0xc0000000 0x0 0x10000000>;
  1158. reg-names = "reg", "config";
  1159. device_type = "pci";
  1160. starfive,stg-syscon = <&stg_syscon 0x270 0x274 0x2e0>;
  1161. bus-range = <0x0 0xff>;
  1162. ranges = <0x82000000 0x0 0x38000000 0x0 0x38000000 0x0 0x08000000>,
  1163. <0xc3000000 0x9 0x80000000 0x9 0x80000000 0x0 0x40000000>;
  1164. msi-parent = <&plic>;
  1165. interrupts = <57>;
  1166. interrupt-controller;
  1167. interrupt-names = "msi";
  1168. interrupt-parent = <&plic>;
  1169. interrupt-map-mask = <0x0 0x0 0x0 0x7>;
  1170. interrupt-map = <0x0 0x0 0x0 0x1 &plic 0x1>,
  1171. <0x0 0x0 0x0 0x2 &plic 0x2>,
  1172. <0x0 0x0 0x0 0x3 &plic 0x3>,
  1173. <0x0 0x0 0x0 0x4 &plic 0x4>;
  1174. resets = <&rstgen RSTN_U1_PLDA_PCIE_AXI_MST0>,
  1175. <&rstgen RSTN_U1_PLDA_PCIE_AXI_SLV0>,
  1176. <&rstgen RSTN_U1_PLDA_PCIE_AXI_SLV>,
  1177. <&rstgen RSTN_U1_PLDA_PCIE_BRG>,
  1178. <&rstgen RSTN_U1_PLDA_PCIE_CORE>,
  1179. <&rstgen RSTN_U1_PLDA_PCIE_APB>;
  1180. reset-names = "rst_mst0", "rst_slv0", "rst_slv",
  1181. "rst_brg", "rst_core", "rst_apb";
  1182. clocks = <&clkgen JH7110_NOC_BUS_CLK_STG_AXI>,
  1183. <&clkgen JH7110_PCIE1_CLK_TL>,
  1184. <&clkgen JH7110_PCIE1_CLK_AXI_MST0>,
  1185. <&clkgen JH7110_PCIE1_CLK_APB>;
  1186. clock-names = "noc", "tl", "axi_mst0", "apb";
  1187. status = "disabled";
  1188. };
  1189. mailbox_contrl0: mailbox@0 {
  1190. compatible = "starfive,mail_box";
  1191. reg = <0x0 0x13060000 0x0 0x0001000>;
  1192. clocks = <&clkgen JH7110_MAILBOX_CLK_APB>;
  1193. clock-names = "clk_apb";
  1194. resets = <&rstgen RSTN_U0_MAILBOX_RRESETN>;
  1195. reset-names = "mbx_rre";
  1196. interrupts = <26 27>;
  1197. #mbox-cells = <2>;
  1198. status = "disabled";
  1199. };
  1200. mailbox_client0: mailbox_client@0 {
  1201. compatible = "starfive,mailbox-test";
  1202. mbox-names = "rx", "tx";
  1203. mboxes = <&mailbox_contrl0 0 1>,<&mailbox_contrl0 1 0>;
  1204. status = "disabled";
  1205. };
  1206. dssctrl: dssctrl@295B0000 {
  1207. compatible = "verisilicon,dss-ctrl", "syscon";
  1208. reg = <0 0x295B0000 0 0x90>;
  1209. };
  1210. dc8200: dc8200@29400000 {
  1211. compatible = "starfive,sf-dc8200";
  1212. reg = <0x0 0x29400000 0x0 0x100>,
  1213. <0x0 0x29400800 0x0 0x2000>;
  1214. reg-names = "hi", "low";
  1215. status = "okay";
  1216. clocks = <&clkgen JH7110_NOC_BUS_CLK_DISP_AXI>,
  1217. <&clkgen JH7110_VOUT_SRC>,
  1218. <&clkgen JH7110_VOUT_TOP_CLK_VOUT_AXI>,
  1219. <&clkgen JH7110_VOUT_TOP_CLK_VOUT_AHB>,
  1220. <&clkvout JH7110_U0_DC8200_CLK_PIX0>,
  1221. <&clkvout JH7110_U0_DC8200_CLK_PIX1>,
  1222. <&clkvout JH7110_U0_DC8200_CLK_AXI>,
  1223. <&clkvout JH7110_U0_DC8200_CLK_CORE>,
  1224. <&clkvout JH7110_U0_DC8200_CLK_AHB>,
  1225. <&clkvout JH7110_DOM_VOUT_TOP_LCD_CLK>,
  1226. <&hdmitx0_pixelclk>,
  1227. <&clkvout JH7110_DC8200_PIX0>,
  1228. <&clkvout JH7110_U0_DC8200_CLK_PIX0_OUT>,
  1229. <&clkvout JH7110_U0_DC8200_CLK_PIX1_OUT>;
  1230. clock-names = "disp_axi","vout_src",
  1231. "top_vout_axi","top_vout_ahb",
  1232. "dc_pix0","dc_pix1",
  1233. "dc_axi","dc_core","dc_ahb",
  1234. "top_vout_lcd","hdmitx0_pixelclk","dc8200_pix0",
  1235. "dc8200_pix0_out","dc8200_pix1_out";
  1236. resets = <&rstgen RSTN_U0_DOM_VOUT_TOP_SRC>,
  1237. <&rstgen RSTN_U0_DC8200_AXI>,
  1238. <&rstgen RSTN_U0_DC8200_AHB>,
  1239. <&rstgen RSTN_U0_DC8200_CORE>,
  1240. <&rstgen RSTN_U0_NOC_BUS_DISP_AXI_N>;
  1241. reset-names = "rst_vout_src","rst_axi","rst_ahb","rst_core",
  1242. "rst_noc_disp";
  1243. vopb_out: port {
  1244. #address-cells = <1>;
  1245. #size-cells = <0>;
  1246. vopb_out_mipi: endpoint@0 {
  1247. reg = <0>;
  1248. remote-endpoint = <&mipi_in_vopb>;
  1249. };
  1250. vopb_out_hdmi: endpoint@1 {
  1251. reg = <1>;
  1252. remote-endpoint = <&hdmi_in_vopb>;
  1253. };
  1254. };
  1255. };
  1256. hdmi: hdmi@29590000 {
  1257. compatible = "starfive,inno-hdmi";
  1258. reg = <0x0 0x29590000 0x0 0x4000>;
  1259. status = "okay";
  1260. clocks = <&clkvout JH7110_U0_HDMI_TX_CLK_SYS>,
  1261. <&clkvout JH7110_U0_HDMI_TX_CLK_MCLK>,
  1262. <&clkvout JH7110_U0_HDMI_TX_CLK_BCLK>;
  1263. clock-names = "sysclk", "mclk","bclk";
  1264. resets = <&rstgen RSTN_U0_HDMI_TX_HDMI>;
  1265. reset-names = "hdmi_tx";
  1266. ports {
  1267. hdmi_in: port {
  1268. #address-cells = <1>;
  1269. #size-cells = <0>;
  1270. hdmi_in_vopb: endpoint@0 {
  1271. reg = <0>;
  1272. remote-endpoint = <&vopb_out_hdmi>;
  1273. };
  1274. };
  1275. };
  1276. };
  1277. mipi_dsi0: mipi@295d0000 {
  1278. compatible = "starfive,sf_mipi_dsi";
  1279. reg = <0x0 0x295d0000 0x0 0x10000>,
  1280. <0x0 0x295e0000 0x0 0x10000>,
  1281. <0x0 0x17010000 0x0 0x1000>;
  1282. reg-names = "dsi", "phy", "syscon";
  1283. clocks = <&clkvout JH7110_U0_CDNS_DSITX_CLK_SYS>,
  1284. <&clkvout JH7110_U0_CDNS_DSITX_CLK_APB>,
  1285. <&clkvout JH7110_U0_CDNS_DSITX_CLK_TXESC>,
  1286. <&clkvout JH7110_U0_CDNS_DSITX_CLK_DPI>,
  1287. <&clkvout JH7110_U0_MIPITX_DPHY_CLK_TXESC>;
  1288. clock-names = "sys", "apb", "txesc", "dpi","dphy_txesc";
  1289. resets = <&rstgen RSTN_U0_CDNS_DSITX_DPI>,
  1290. <&rstgen RSTN_U0_CDNS_DSITX_APB>,
  1291. <&rstgen RSTN_U0_CDNS_DSITX_RXESC>,
  1292. <&rstgen RSTN_U0_CDNS_DSITX_SYS>,
  1293. <&rstgen RSTN_U0_CDNS_DSITX_TXBYTEHS>,
  1294. <&rstgen RSTN_U0_CDNS_DSITX_TXESC>,
  1295. <&rstgen RSTN_U0_MIPITX_DPHY_SYS>,
  1296. <&rstgen RSTN_U0_MIPITX_DPHY_TXBYTEHS>;
  1297. reset-names = "dsi_dpi", "dsi_apb", "dsi_rxesc",
  1298. "dsi_sys", "dsi_txbytehs", "dsi_txesc",
  1299. "dphy_sys", "dphy_txbytehs";
  1300. status = "disabled";
  1301. ports {
  1302. mipi_in: port {
  1303. #address-cells = <1>;
  1304. #size-cells = <0>;
  1305. mipi_in_vopb: endpoint@0 {
  1306. reg = <0>;
  1307. remote-endpoint = <&vopb_out_mipi>;
  1308. };
  1309. };
  1310. };
  1311. };
  1312. dsi_host: dsi-host {
  1313. compatible = "starfive,mipi-dsi";
  1314. status = "okay";
  1315. };
  1316. hdmi_output: hdmi-output {
  1317. compatible = "verisilicon,hdmi-encoder";
  1318. verisilicon,dss-syscon = <&dssctrl>;
  1319. verisilicon,mux-mask = <0x70 0x380>;
  1320. verisilicon,mux-val = <0x40 0x280>;
  1321. status = "disabled";
  1322. };
  1323. mipi_dphy: mipi-dphy@295e0000{
  1324. compatible = "starfive,jh7100-mipi-dphy-tx";
  1325. reg = <0x0 0x295e0000 0x0 0x10000>;
  1326. clocks = <&clkvout JH7110_U0_MIPITX_DPHY_CLK_TXESC>;
  1327. clock-names = "dphy_txesc";
  1328. resets = <&rstgen RSTN_U0_MIPITX_DPHY_SYS>,
  1329. <&rstgen RSTN_U0_MIPITX_DPHY_TXBYTEHS>;
  1330. reset-names = "dphy_sys", "dphy_txbytehs";
  1331. #phy-cells = <0>;
  1332. status = "disabled";
  1333. };
  1334. sound: snd-card {
  1335. compatible = "simple-audio-card";
  1336. simple-audio-card,name = "Starfive-Multi-Sound-Card";
  1337. #address-cells = <1>;
  1338. #size-cells = <0>;
  1339. simple-audio-card,dai-link@0 {
  1340. reg = <0>;
  1341. format = "left_j";
  1342. bitclock-master = <&sndcpu0>;
  1343. frame-master = <&sndcpu0>;
  1344. status = "okay";
  1345. sndcpu0: cpu {
  1346. sound-dai = <&pwmdac>;
  1347. };
  1348. codec {
  1349. sound-dai = <&pwmdac_codec>;
  1350. };
  1351. };
  1352. };
  1353. co_process: e24@0 {
  1354. compatible = "starfive,e24";
  1355. reg = <0x0 0xc0110000 0x0 0x00001000>,
  1356. <0x0 0xc0111000 0x0 0x0001f000>;
  1357. reg-names = "ecmd", "espace";
  1358. clocks = <&clkgen JH7110_E2_RTC_CLK>,
  1359. <&clkgen JH7110_E2_CLK_CORE>,
  1360. <&clkgen JH7110_E2_CLK_DBG>;
  1361. clock-names = "clk_rtc", "clk_core", "clk_dbg";
  1362. resets = <&rstgen RSTN_U0_E24_CORE>;
  1363. reset-names = "e24_core";
  1364. starfive,stg-syscon = <&stg_syscon>;
  1365. interrupt-parent = <&plic>;
  1366. firmware-name = "e24_elf";
  1367. irq-mode = <1>;
  1368. mbox-names = "tx", "rx";
  1369. mboxes = <&mailbox_contrl0 0 2>,<&mailbox_contrl0 2 0>;
  1370. #address-cells = <1>;
  1371. #size-cells = <1>;
  1372. ranges = <0xc0000000 0x0 0xc0000000 0x200000>;
  1373. status = "disabled";
  1374. dsp@0 {};
  1375. };
  1376. };
  1377. };