imx6qdl-gw5903.dtsi 19 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796
  1. /*
  2. * Copyright 2017 Gateworks Corporation
  3. *
  4. * This file is dual-licensed: you can use it either under the terms
  5. * of the GPL or the X11 license, at your option. Note that this dual
  6. * licensing only applies to this file, and not this project as a
  7. * whole.
  8. *
  9. * a) This file is free software; you can redistribute it and/or
  10. * modify it under the terms of the GNU General Public License as
  11. * published by the Free Software Foundation; either version 2 of
  12. * the License, or (at your option) any later version.
  13. *
  14. * This file is distributed in the hope that it will be useful,
  15. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  16. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  17. * GNU General Public License for more details.
  18. *
  19. * You should have received a copy of the GNU General Public
  20. * License along with this file; if not, write to the Free
  21. * Software Foundation, Inc., 51 Franklin St, Fifth Floor, Boston,
  22. * MA 02110-1301 USA
  23. *
  24. * Or, alternatively,
  25. *
  26. * b) Permission is hereby granted, free of charge, to any person
  27. * obtaining a copy of this software and associated documentation
  28. * files (the "Software"), to deal in the Software without
  29. * restriction, including without limitation the rights to use,
  30. * copy, modify, merge, publish, distribute, sublicense, and/or
  31. * sell copies of the Software, and to permit persons to whom the
  32. * Software is furnished to do so, subject to the following
  33. * conditions:
  34. *
  35. * The above copyright notice and this permission notice shall be
  36. * included in all copies or substantial portions of the Software.
  37. *
  38. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  39. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES
  40. * OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  41. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT
  42. * HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY,
  43. * WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  44. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  45. * OTHER DEALINGS IN THE SOFTWARE.
  46. */
  47. #include <dt-bindings/gpio/gpio.h>
  48. #include <dt-bindings/input/linux-event-codes.h>
  49. #include <dt-bindings/interrupt-controller/irq.h>
  50. / {
  51. chosen {
  52. stdout-path = &uart2;
  53. };
  54. backlight {
  55. compatible = "pwm-backlight";
  56. pwms = <&pwm1 0 5000000>;
  57. brightness-levels = <
  58. 0 1 2 3 4 5 6 7 8 9
  59. 10 11 12 13 14 15 16 17 18 19
  60. 20 21 22 23 24 25 26 27 28 29
  61. 30 31 32 33 34 35 36 37 38 39
  62. 40 41 42 43 44 45 46 47 48 49
  63. 50 51 52 53 54 55 56 57 58 59
  64. 60 61 62 63 64 65 66 67 68 69
  65. 70 71 72 73 74 75 76 77 78 79
  66. 80 81 82 83 84 85 86 87 88 89
  67. 90 91 92 93 94 95 96 97 98 99
  68. 100
  69. >;
  70. default-brightness-level = <100>;
  71. };
  72. gpio-keys {
  73. compatible = "gpio-keys";
  74. #address-cells = <1>;
  75. #size-cells = <0>;
  76. user-pb {
  77. label = "user_pb";
  78. gpios = <&gsc_gpio 0 GPIO_ACTIVE_LOW>;
  79. linux,code = <BTN_0>;
  80. };
  81. user-pb1x {
  82. label = "user_pb1x";
  83. linux,code = <BTN_1>;
  84. interrupt-parent = <&gsc>;
  85. interrupts = <0>;
  86. };
  87. key-erased {
  88. label = "key-erased";
  89. linux,code = <BTN_2>;
  90. interrupt-parent = <&gsc>;
  91. interrupts = <1>;
  92. };
  93. eeprom-wp {
  94. label = "eeprom_wp";
  95. linux,code = <BTN_3>;
  96. interrupt-parent = <&gsc>;
  97. interrupts = <2>;
  98. };
  99. tamper {
  100. label = "tamper";
  101. linux,code = <BTN_4>;
  102. interrupt-parent = <&gsc>;
  103. interrupts = <5>;
  104. };
  105. switch-hold {
  106. label = "switch_hold";
  107. linux,code = <BTN_5>;
  108. interrupt-parent = <&gsc>;
  109. interrupts = <7>;
  110. };
  111. };
  112. leds {
  113. compatible = "gpio-leds";
  114. pinctrl-names = "default";
  115. pinctrl-0 = <&pinctrl_gpio_leds>;
  116. led0: user1 {
  117. label = "user1";
  118. gpios = <&gpio6 14 GPIO_ACTIVE_LOW>; /* MX6_LOCLED# */
  119. default-state = "off";
  120. };
  121. };
  122. memory@10000000 {
  123. device_type = "memory";
  124. reg = <0x10000000 0x40000000>;
  125. };
  126. reg_5p0v: regulator-5p0v {
  127. compatible = "regulator-fixed";
  128. regulator-name = "5P0V";
  129. regulator-min-microvolt = <5000000>;
  130. regulator-max-microvolt = <5000000>;
  131. regulator-always-on;
  132. };
  133. reg_3p3v: regulator-3p3v {
  134. compatible = "regulator-fixed";
  135. regulator-name = "3P3V";
  136. regulator-min-microvolt = <3300000>;
  137. regulator-max-microvolt = <3300000>;
  138. regulator-always-on;
  139. };
  140. reg_2p5v: regulator-2p5v {
  141. compatible = "regulator-fixed";
  142. regulator-name = "2P5V";
  143. regulator-min-microvolt = <2500000>;
  144. regulator-max-microvolt = <2500000>;
  145. regulator-always-on;
  146. };
  147. reg_usb_h1_vbus: regulator-usb-h1-vbus {
  148. compatible = "regulator-fixed";
  149. regulator-name = "usb_h1_vbus";
  150. regulator-min-microvolt = <5000000>;
  151. regulator-max-microvolt = <5000000>;
  152. gpio = <&gpio3 30 0>;
  153. enable-active-high;
  154. };
  155. reg_usb_otg_vbus: regulator-usb-otg-vbus {
  156. compatible = "regulator-fixed";
  157. regulator-name = "usb_otg_vbus";
  158. regulator-min-microvolt = <5000000>;
  159. regulator-max-microvolt = <5000000>;
  160. gpio = <&gpio4 15 GPIO_ACTIVE_HIGH>;
  161. enable-active-high;
  162. };
  163. reg_12p0: regulator-12p0v {
  164. compatible = "regulator-fixed";
  165. regulator-name = "12P0V";
  166. regulator-min-microvolt = <12000000>;
  167. regulator-max-microvolt = <12000000>;
  168. gpio = <&gpio1 7 GPIO_ACTIVE_HIGH>;
  169. enable-active-high;
  170. };
  171. sound {
  172. compatible = "fsl,imx-audio-tlv320";
  173. model = "imx-tlv320";
  174. ssi-controller = <&ssi1>;
  175. audio-codec = <&tlv320aic3105>;
  176. /* routing of sink, source */
  177. audio-routing =
  178. /* TLV320 LINE1L pin <-> Mic Jack connector */
  179. "LINE1L", "Mic Jack",
  180. /* board Headphone Jack <-> HPOUT */
  181. "Headphone Jack", "HPLOUT",
  182. "Headphone Jack", "HPROUT",
  183. "Mic Jack", "Mic Bias";
  184. mux-int-port = <1>;
  185. mux-ext-port = <6>;
  186. };
  187. };
  188. &audmux {
  189. pinctrl-names = "default";
  190. pinctrl-0 = <&pinctrl_audmux>;
  191. status = "okay";
  192. };
  193. &clks {
  194. assigned-clocks = <&clks IMX6QDL_CLK_LDB_DI0_SEL>,
  195. <&clks IMX6QDL_CLK_LDB_DI1_SEL>;
  196. assigned-clock-parents = <&clks IMX6QDL_CLK_PLL3_USB_OTG>,
  197. <&clks IMX6QDL_CLK_PLL3_USB_OTG>;
  198. };
  199. &fec {
  200. pinctrl-names = "default";
  201. pinctrl-0 = <&pinctrl_enet>;
  202. phy-mode = "rgmii-id";
  203. status = "okay";
  204. };
  205. &i2c1 {
  206. clock-frequency = <100000>;
  207. pinctrl-names = "default";
  208. pinctrl-0 = <&pinctrl_i2c1>;
  209. status = "okay";
  210. gsc: gsc@20 {
  211. compatible = "gw,gsc";
  212. reg = <0x20>;
  213. interrupt-parent = <&gpio1>;
  214. interrupts = <4 IRQ_TYPE_LEVEL_LOW>;
  215. interrupt-controller;
  216. #interrupt-cells = <1>;
  217. #size-cells = <0>;
  218. adc {
  219. compatible = "gw,gsc-adc";
  220. #address-cells = <1>;
  221. #size-cells = <0>;
  222. channel@0 {
  223. gw,mode = <0>;
  224. reg = <0x00>;
  225. label = "temp";
  226. };
  227. channel@2 {
  228. gw,mode = <1>;
  229. reg = <0x02>;
  230. label = "vdd_vin";
  231. };
  232. channel@5 {
  233. gw,mode = <1>;
  234. reg = <0x05>;
  235. label = "vdd_3p3";
  236. };
  237. channel@8 {
  238. gw,mode = <1>;
  239. reg = <0x08>;
  240. label = "vdd_bat";
  241. };
  242. channel@b {
  243. gw,mode = <1>;
  244. reg = <0x0b>;
  245. label = "vdd_5p0";
  246. };
  247. channel@e {
  248. gw,mode = <1>;
  249. reg = <0xe>;
  250. label = "vdd_arm";
  251. };
  252. channel@11 {
  253. gw,mode = <1>;
  254. reg = <0x11>;
  255. label = "vdd_soc";
  256. };
  257. channel@14 {
  258. gw,mode = <1>;
  259. reg = <0x14>;
  260. label = "vdd_3p0";
  261. };
  262. channel@17 {
  263. gw,mode = <1>;
  264. reg = <0x17>;
  265. label = "vdd_1p5";
  266. };
  267. channel@1d {
  268. gw,mode = <1>;
  269. reg = <0x1d>;
  270. label = "vdd_1p8";
  271. };
  272. channel@20 {
  273. gw,mode = <1>;
  274. reg = <0x20>;
  275. label = "vdd_an1";
  276. };
  277. channel@23 {
  278. gw,mode = <1>;
  279. reg = <0x23>;
  280. label = "vdd_2p5";
  281. };
  282. };
  283. };
  284. gsc_gpio: gpio@23 {
  285. compatible = "nxp,pca9555";
  286. reg = <0x23>;
  287. gpio-controller;
  288. #gpio-cells = <2>;
  289. interrupt-parent = <&gsc>;
  290. interrupts = <4>;
  291. };
  292. eeprom1: eeprom@50 {
  293. compatible = "atmel,24c02";
  294. reg = <0x50>;
  295. pagesize = <16>;
  296. };
  297. eeprom2: eeprom@51 {
  298. compatible = "atmel,24c02";
  299. reg = <0x51>;
  300. pagesize = <16>;
  301. };
  302. eeprom3: eeprom@52 {
  303. compatible = "atmel,24c02";
  304. reg = <0x52>;
  305. pagesize = <16>;
  306. };
  307. eeprom4: eeprom@53 {
  308. compatible = "atmel,24c02";
  309. reg = <0x53>;
  310. pagesize = <16>;
  311. };
  312. dts1672: rtc@68 {
  313. compatible = "dallas,ds1672";
  314. reg = <0x68>;
  315. };
  316. };
  317. &i2c2 {
  318. clock-frequency = <400000>;
  319. pinctrl-names = "default";
  320. pinctrl-0 = <&pinctrl_i2c2>;
  321. status = "okay";
  322. ltc3676: pmic@3c {
  323. compatible = "lltc,ltc3676";
  324. reg = <0x3c>;
  325. interrupt-parent = <&gpio1>;
  326. interrupts = <8 IRQ_TYPE_EDGE_FALLING>;
  327. regulators {
  328. /* VDD_1P8 (1+R1/R2 = 2.505): Aud/eMMC/microSD/Touch */
  329. reg_1p8v: sw1 {
  330. regulator-name = "vdd1p8";
  331. regulator-min-microvolt = <1033310>;
  332. regulator-max-microvolt = <2004000>;
  333. lltc,fb-voltage-divider = <301000 200000>;
  334. regulator-ramp-delay = <7000>;
  335. regulator-boot-on;
  336. regulator-always-on;
  337. };
  338. /* VDD_DDR (1+R1/R2 = 2.105) */
  339. reg_vdd_ddr: sw2 {
  340. regulator-name = "vddddr";
  341. regulator-min-microvolt = <868310>;
  342. regulator-max-microvolt = <1684000>;
  343. lltc,fb-voltage-divider = <221000 200000>;
  344. regulator-ramp-delay = <7000>;
  345. regulator-boot-on;
  346. regulator-always-on;
  347. };
  348. /* VDD_ARM (1+R1/R2 = 1.635) */
  349. reg_vdd_arm: sw3 {
  350. regulator-name = "vddarm";
  351. regulator-min-microvolt = <674400>;
  352. regulator-max-microvolt = <1308000>;
  353. lltc,fb-voltage-divider = <127000 200000>;
  354. regulator-ramp-delay = <7000>;
  355. regulator-boot-on;
  356. regulator-always-on;
  357. linux,phandle = <&reg_vdd_arm>;
  358. };
  359. /* VDD_SOC (1+R1/R2 = 1.635) */
  360. reg_vdd_soc: sw4 {
  361. regulator-name = "vddsoc";
  362. regulator-min-microvolt = <674400>;
  363. regulator-max-microvolt = <1308000>;
  364. lltc,fb-voltage-divider = <127000 200000>;
  365. regulator-ramp-delay = <7000>;
  366. regulator-boot-on;
  367. regulator-always-on;
  368. linux,phandle = <&reg_vdd_soc>;
  369. };
  370. /* VDD_1P0 (1+R1/R2 = 1.38): */
  371. reg_1p0v: ldo2 {
  372. regulator-name = "vdd1p0";
  373. regulator-min-microvolt = <1002777>;
  374. regulator-max-microvolt = <1002777>;
  375. lltc,fb-voltage-divider = <100000 261000>;
  376. regulator-boot-on;
  377. regulator-always-on;
  378. };
  379. /* VDD_HIGH (1+R1/R2 = 4.17) */
  380. reg_3p0v: ldo4 {
  381. regulator-name = "vdd3p0";
  382. regulator-min-microvolt = <3023250>;
  383. regulator-max-microvolt = <3023250>;
  384. lltc,fb-voltage-divider = <634000 200000>;
  385. regulator-boot-on;
  386. regulator-always-on;
  387. };
  388. };
  389. };
  390. };
  391. &i2c3 {
  392. clock-frequency = <400000>;
  393. pinctrl-names = "default";
  394. pinctrl-0 = <&pinctrl_i2c3>;
  395. status = "okay";
  396. tlv320aic3105: codec@18 {
  397. compatible = "ti,tlv320aic3x";
  398. reg = <0x18>;
  399. reset-gpios = <&gpio5 17 GPIO_ACTIVE_LOW>;
  400. clocks = <&clks IMX6QDL_CLK_CKO>;
  401. ai3x-micbias-vg = <2>; /* MICBIAS_2_5V */
  402. /* Regulators */
  403. DRVDD-supply = <&reg_3p3v>;
  404. AVDD-supply = <&reg_3p3v>;
  405. IOVDD-supply = <&reg_3p3v>;
  406. DVDD-supply = <&reg_1p8v>;
  407. };
  408. accelerometer@1d {
  409. compatible = "fsl,mma8451";
  410. reg = <0x1d>;
  411. interrupt-parent = <&gpio7>;
  412. interrupts = <11 IRQ_TYPE_EDGE_RISING>;
  413. interrupt-names = "INT2";
  414. };
  415. /* headphone detect */
  416. ts3a227e@3b {
  417. compatible = "ti,ts3a227e";
  418. reg = <0x3b>;
  419. interrupt-parent = <&gpio5>;
  420. interrupts = <15 IRQ_TYPE_LEVEL_LOW>;
  421. ti,micbias = <4>; /* 2.5V micbias */
  422. };
  423. };
  424. &ldb {
  425. status = "okay";
  426. lvds-channel@0 {
  427. fsl,data-mapping = "spwg";
  428. fsl,data-width = <18>;
  429. status = "okay";
  430. display-timings {
  431. native-mode = <&timing0>;
  432. timing0: g101evn010 {
  433. clock-frequency = <68930000>;
  434. hactive = <1280>;
  435. vactive = <800>;
  436. hback-porch = <220>;
  437. hfront-porch = <40>;
  438. vback-porch = <21>;
  439. vfront-porch = <7>;
  440. hsync-len = <60>;
  441. vsync-len = <10>;
  442. };
  443. };
  444. };
  445. };
  446. &pwm1 {
  447. #pwm-cells = <2>;
  448. pinctrl-names = "default";
  449. pinctrl-0 = <&pinctrl_pwm1>;
  450. status = "okay";
  451. };
  452. &ssi1 {
  453. status = "okay";
  454. };
  455. &uart1 {
  456. pinctrl-names = "default";
  457. pinctrl-0 = <&pinctrl_uart1>;
  458. status = "okay";
  459. };
  460. &uart2 {
  461. pinctrl-names = "default";
  462. pinctrl-0 = <&pinctrl_uart2>;
  463. status = "okay";
  464. };
  465. &usbotg {
  466. vbus-supply = <&reg_usb_otg_vbus>;
  467. pinctrl-names = "default";
  468. pinctrl-0 = <&pinctrl_usbotg>;
  469. disable-over-current;
  470. dr_mode = "host";
  471. status = "okay";
  472. };
  473. &usbh1 {
  474. vbus-supply = <&reg_usb_h1_vbus>;
  475. status = "okay";
  476. };
  477. &usdhc1 {
  478. pinctrl-names = "default";
  479. pinctrl-0 = <&pinctrl_usdhc1_200mhz>;
  480. vmmc-supply = <&reg_3p3v>;
  481. non-removable;
  482. bus-width = <4>;
  483. status = "okay";
  484. };
  485. &usdhc2 {
  486. pinctrl-names = "default", "state_100mhz", "state_200mhz";
  487. pinctrl-0 = <&pinctrl_usdhc2>;
  488. pinctrl-1 = <&pinctrl_usdhc2_100mhz>;
  489. pinctrl-2 = <&pinctrl_usdhc2_200mhz>;
  490. cd-gpios = <&gpio6 11 GPIO_ACTIVE_LOW>;
  491. vmmc-supply = <&reg_3p3v>;
  492. max-frequency = <100000000>;
  493. status = "okay";
  494. };
  495. &usdhc3 {
  496. pinctrl-names = "default", "state_100mhz", "state_200mhz";
  497. pinctrl-0 = <&pinctrl_usdhc3>;
  498. pinctrl-1 = <&pinctrl_usdhc3_100mhz>;
  499. pinctrl-2 = <&pinctrl_usdhc3_200mhz>;
  500. non-removable;
  501. vmmc-supply = <&reg_3p3v>;
  502. keep-power-in-suspend;
  503. status = "okay";
  504. };
  505. &wdog1 {
  506. pinctrl-names = "default";
  507. pinctrl-0 = <&pinctrl_wdog>;
  508. fsl,ext-reset-output;
  509. };
  510. &iomuxc {
  511. pinctrl_audmux: audmuxgrp {
  512. fsl,pins = <
  513. MX6QDL_PAD_DI0_PIN2__AUD6_TXD 0x130b0
  514. MX6QDL_PAD_DI0_PIN3__AUD6_TXFS 0x130b0
  515. MX6QDL_PAD_DI0_PIN4__AUD6_RXD 0x130b0
  516. MX6QDL_PAD_DI0_PIN15__AUD6_TXC 0x130b0
  517. MX6QDL_PAD_GPIO_0__CCM_CLKO1 0x130b0 /* MCK */
  518. >;
  519. };
  520. pinctrl_enet: enetgrp {
  521. fsl,pins = <
  522. MX6QDL_PAD_RGMII_RXC__RGMII_RXC 0x1b030
  523. MX6QDL_PAD_RGMII_RD0__RGMII_RD0 0x1b030
  524. MX6QDL_PAD_RGMII_RD1__RGMII_RD1 0x1b030
  525. MX6QDL_PAD_RGMII_RD2__RGMII_RD2 0x1b030
  526. MX6QDL_PAD_RGMII_RD3__RGMII_RD3 0x1b030
  527. MX6QDL_PAD_RGMII_RX_CTL__RGMII_RX_CTL 0x1b030
  528. MX6QDL_PAD_RGMII_TXC__RGMII_TXC 0x1b030
  529. MX6QDL_PAD_RGMII_TD0__RGMII_TD0 0x1b030
  530. MX6QDL_PAD_RGMII_TD1__RGMII_TD1 0x1b030
  531. MX6QDL_PAD_RGMII_TD2__RGMII_TD2 0x1b030
  532. MX6QDL_PAD_RGMII_TD3__RGMII_TD3 0x1b030
  533. MX6QDL_PAD_RGMII_TX_CTL__RGMII_TX_CTL 0x1b030
  534. MX6QDL_PAD_ENET_REF_CLK__ENET_TX_CLK 0x1b0b0
  535. MX6QDL_PAD_ENET_MDIO__ENET_MDIO 0x1b0b0
  536. MX6QDL_PAD_ENET_MDC__ENET_MDC 0x1b0b0
  537. MX6QDL_PAD_ENET_TXD0__GPIO1_IO30 0x4001b0b0 /* PHY_RST# */
  538. MX6QDL_PAD_ENET_CRS_DV__GPIO1_IO25 0x4001b0b0 /* PHY_EN */
  539. >;
  540. };
  541. pinctrl_gpio_leds: gpioledsgrp {
  542. fsl,pins = <
  543. MX6QDL_PAD_NANDF_CS1__GPIO6_IO14 0x1b0b0
  544. >;
  545. };
  546. pinctrl_i2c1: i2c1grp {
  547. fsl,pins = <
  548. MX6QDL_PAD_EIM_D21__I2C1_SCL 0x4001b8b1
  549. MX6QDL_PAD_EIM_D28__I2C1_SDA 0x4001b8b1
  550. MX6QDL_PAD_GPIO_4__GPIO1_IO04 0x0001b0b0 /* GSC_IRQ# */
  551. >;
  552. };
  553. pinctrl_i2c2: i2c2grp {
  554. fsl,pins = <
  555. MX6QDL_PAD_KEY_COL3__I2C2_SCL 0x4001b8b1
  556. MX6QDL_PAD_KEY_ROW3__I2C2_SDA 0x4001b8b1
  557. MX6QDL_PAD_GPIO_8__GPIO1_IO08 0x0001b0b0 /* PMIC_IRQ# */
  558. >;
  559. };
  560. pinctrl_i2c3: i2c3grp {
  561. fsl,pins = <
  562. /* I2C3 */
  563. MX6QDL_PAD_GPIO_3__I2C3_SCL 0x4001b8b1
  564. MX6QDL_PAD_GPIO_6__I2C3_SDA 0x4001b8b1
  565. /* Headphone Detect */
  566. MX6QDL_PAD_DISP0_DAT21__GPIO5_IO15 0x0001b0b0 /* HPDET_IRQ# */
  567. MX6QDL_PAD_DISP0_DAT22__GPIO5_IO16 0x0001b0b0 /* HPDET_MIC# */
  568. /* Codec */
  569. MX6QDL_PAD_DISP0_DAT23__GPIO5_IO17 0x0001b0b0 /* CODEC_RST# */
  570. /* Touch Controller */
  571. MX6QDL_PAD_KEY_COL0__GPIO4_IO06 0x0001b0b0 /* TOUCH_IRQ# */
  572. MX6QDL_PAD_KEY_COL1__GPIO4_IO08 0x0001b0b0 /* TOUCH_RST */
  573. /* Stow Sensor */
  574. MX6QDL_PAD_GPIO_16__GPIO7_IO11 0x0001b0b0 /* ACCEL_IRQ2 */
  575. MX6QDL_PAD_GPIO_18__GPIO7_IO13 0x0001b0b0 /* ACCEL_IRQ1 */
  576. >;
  577. };
  578. pinctrl_pwm1: pwm1grp {
  579. fsl,pins = <
  580. MX6QDL_PAD_GPIO_9__PWM1_OUT 0x1b0b1
  581. >;
  582. };
  583. pinctrl_uart1: uart1grp {
  584. fsl,pins = <
  585. MX6QDL_PAD_CSI0_DAT10__UART1_TX_DATA 0x1b0b1
  586. MX6QDL_PAD_CSI0_DAT11__UART1_RX_DATA 0x1b0b1
  587. MX6QDL_PAD_CSI0_DAT12__GPIO5_IO30 0x1b0b1 /* TXEN */
  588. >;
  589. };
  590. pinctrl_uart2: uart2grp {
  591. fsl,pins = <
  592. MX6QDL_PAD_SD4_DAT7__UART2_TX_DATA 0x1b0b1
  593. MX6QDL_PAD_SD4_DAT4__UART2_RX_DATA 0x1b0b1
  594. >;
  595. };
  596. pinctrl_usbotg: usbotggrp {
  597. fsl,pins = <
  598. MX6QDL_PAD_GPIO_1__USB_OTG_ID 0x13059
  599. MX6QDL_PAD_KEY_ROW4__GPIO4_IO15 0x4001b0b0 /* PWR_EN */
  600. MX6QDL_PAD_KEY_COL4__GPIO4_IO14 0x1b0b0 /* OC */
  601. >;
  602. };
  603. pinctrl_usdhc1_200mhz: usdhc1grp200mhz {
  604. fsl,pins = <
  605. MX6QDL_PAD_NANDF_D3__GPIO2_IO03 0x4001b0b0 /* EMMY_EN */
  606. MX6QDL_PAD_NANDF_D4__GPIO2_IO04 0x4001b0b0 /* EMMY_CFG1# */
  607. MX6QDL_PAD_NANDF_D5__GPIO2_IO05 0x4001b0b0 /* EMMY_CFG2# */
  608. MX6QDL_PAD_NANDF_D6__GPIO2_IO06 0x0001b0b0 /* EMMY_BTWAKE# */
  609. MX6QDL_PAD_NANDF_D7__GPIO2_IO07 0x0001b0b0 /* EMMY_WFWAKE# */
  610. MX6QDL_PAD_SD1_CLK__SD1_CLK 0x100f9
  611. MX6QDL_PAD_SD1_CMD__SD1_CMD 0x100f9
  612. MX6QDL_PAD_SD1_DAT0__SD1_DATA0 0x170f9
  613. MX6QDL_PAD_SD1_DAT1__SD1_DATA1 0x170f9
  614. MX6QDL_PAD_SD1_DAT2__SD1_DATA2 0x170f9
  615. MX6QDL_PAD_SD1_DAT3__SD1_DATA3 0x170f9
  616. >;
  617. };
  618. pinctrl_usdhc2: usdhc2grp {
  619. fsl,pins = <
  620. MX6QDL_PAD_SD2_CMD__SD2_CMD 0x17059
  621. MX6QDL_PAD_SD2_CLK__SD2_CLK 0x10059
  622. MX6QDL_PAD_SD2_DAT0__SD2_DATA0 0x17059
  623. MX6QDL_PAD_SD2_DAT1__SD2_DATA1 0x17059
  624. MX6QDL_PAD_SD2_DAT2__SD2_DATA2 0x17059
  625. MX6QDL_PAD_SD2_DAT3__SD2_DATA3 0x17059
  626. MX6QDL_PAD_NANDF_CS0__GPIO6_IO11 0x17059 /* CD */
  627. MX6QDL_PAD_KEY_ROW1__SD2_VSELECT 0x17059
  628. >;
  629. };
  630. pinctrl_usdhc2_100mhz: usdhc2grp100mhz {
  631. fsl,pins = <
  632. MX6QDL_PAD_SD2_CMD__SD2_CMD 0x170b9
  633. MX6QDL_PAD_SD2_CLK__SD2_CLK 0x100b9
  634. MX6QDL_PAD_SD2_DAT0__SD2_DATA0 0x170b9
  635. MX6QDL_PAD_SD2_DAT1__SD2_DATA1 0x170b9
  636. MX6QDL_PAD_SD2_DAT2__SD2_DATA2 0x170b9
  637. MX6QDL_PAD_SD2_DAT3__SD2_DATA3 0x170b9
  638. MX6QDL_PAD_NANDF_CS0__GPIO6_IO11 0x170b9 /* CD */
  639. MX6QDL_PAD_KEY_ROW1__SD2_VSELECT 0x170b9
  640. >;
  641. };
  642. pinctrl_usdhc2_200mhz: usdhc2grp200mhz {
  643. fsl,pins = <
  644. MX6QDL_PAD_SD2_CMD__SD2_CMD 0x170f9
  645. MX6QDL_PAD_SD2_CLK__SD2_CLK 0x100f9
  646. MX6QDL_PAD_SD2_DAT0__SD2_DATA0 0x170f9
  647. MX6QDL_PAD_SD2_DAT1__SD2_DATA1 0x170f9
  648. MX6QDL_PAD_SD2_DAT2__SD2_DATA2 0x170f9
  649. MX6QDL_PAD_SD2_DAT3__SD2_DATA3 0x170f9
  650. MX6QDL_PAD_NANDF_CS0__GPIO6_IO11 0x170f9 /* CD */
  651. MX6QDL_PAD_KEY_ROW1__SD2_VSELECT 0x170f9
  652. >;
  653. };
  654. pinctrl_usdhc3: usdhc3grp {
  655. fsl,pins = <
  656. MX6QDL_PAD_SD3_CMD__SD3_CMD 0x17059
  657. MX6QDL_PAD_SD3_CLK__SD3_CLK 0x10059
  658. MX6QDL_PAD_SD3_RST__SD3_RESET 0x10059
  659. MX6QDL_PAD_SD3_DAT0__SD3_DATA0 0x17059
  660. MX6QDL_PAD_SD3_DAT1__SD3_DATA1 0x17059
  661. MX6QDL_PAD_SD3_DAT2__SD3_DATA2 0x17059
  662. MX6QDL_PAD_SD3_DAT3__SD3_DATA3 0x17059
  663. MX6QDL_PAD_SD3_DAT4__SD3_DATA4 0x17059
  664. MX6QDL_PAD_SD3_DAT5__SD3_DATA5 0x17059
  665. MX6QDL_PAD_SD3_DAT6__SD3_DATA6 0x17059
  666. MX6QDL_PAD_SD3_DAT7__SD3_DATA7 0x17059
  667. >;
  668. };
  669. pinctrl_usdhc3_100mhz: usdhc3grp100mhz {
  670. fsl,pins = <
  671. MX6QDL_PAD_SD3_CMD__SD3_CMD 0x170b9
  672. MX6QDL_PAD_SD3_CLK__SD3_CLK 0x100b9
  673. MX6QDL_PAD_SD3_RST__SD3_RESET 0x100b9
  674. MX6QDL_PAD_SD3_DAT0__SD3_DATA0 0x170b9
  675. MX6QDL_PAD_SD3_DAT1__SD3_DATA1 0x170b9
  676. MX6QDL_PAD_SD3_DAT2__SD3_DATA2 0x170b9
  677. MX6QDL_PAD_SD3_DAT3__SD3_DATA3 0x170b9
  678. MX6QDL_PAD_SD3_DAT4__SD3_DATA4 0x170b9
  679. MX6QDL_PAD_SD3_DAT5__SD3_DATA5 0x170b9
  680. MX6QDL_PAD_SD3_DAT6__SD3_DATA6 0x170b9
  681. MX6QDL_PAD_SD3_DAT7__SD3_DATA7 0x170b9
  682. >;
  683. };
  684. pinctrl_usdhc3_200mhz: usdhc3grp200mhz {
  685. fsl,pins = <
  686. MX6QDL_PAD_SD3_CMD__SD3_CMD 0x170f9
  687. MX6QDL_PAD_SD3_CLK__SD3_CLK 0x100f9
  688. MX6QDL_PAD_SD3_RST__SD3_RESET 0x100f9
  689. MX6QDL_PAD_SD3_DAT0__SD3_DATA0 0x170f9
  690. MX6QDL_PAD_SD3_DAT1__SD3_DATA1 0x170f9
  691. MX6QDL_PAD_SD3_DAT2__SD3_DATA2 0x170f9
  692. MX6QDL_PAD_SD3_DAT3__SD3_DATA3 0x170f9
  693. MX6QDL_PAD_SD3_DAT4__SD3_DATA4 0x170f9
  694. MX6QDL_PAD_SD3_DAT5__SD3_DATA5 0x170f9
  695. MX6QDL_PAD_SD3_DAT6__SD3_DATA6 0x170f9
  696. MX6QDL_PAD_SD3_DAT7__SD3_DATA7 0x170f9
  697. >;
  698. };
  699. pinctrl_wdog: wdoggrp {
  700. fsl,pins = <
  701. MX6QDL_PAD_DISP0_DAT8__WDOG1_B 0x1b0b0
  702. >;
  703. };
  704. };