spl.c 3.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141
  1. // SPDX-License-Identifier: GPL-2.0+
  2. /* Copyright 2014 Freescale Semiconductor, Inc.
  3. */
  4. #include <common.h>
  5. #include <console.h>
  6. #include <env_internal.h>
  7. #include <malloc.h>
  8. #include <ns16550.h>
  9. #include <nand.h>
  10. #include <i2c.h>
  11. #include <mmc.h>
  12. #include <fsl_esdhc.h>
  13. #include <spi_flash.h>
  14. #include "../common/sleep.h"
  15. #include "../common/spl.h"
  16. DECLARE_GLOBAL_DATA_PTR;
  17. phys_size_t get_effective_memsize(void)
  18. {
  19. return CONFIG_SYS_L3_SIZE;
  20. }
  21. unsigned long get_board_sys_clk(void)
  22. {
  23. return CONFIG_SYS_CLK_FREQ;
  24. }
  25. unsigned long get_board_ddr_clk(void)
  26. {
  27. return CONFIG_DDR_CLK_FREQ;
  28. }
  29. #if defined(CONFIG_SPL_MMC_BOOT)
  30. #define GPIO1_SD_SEL 0x00020000
  31. int board_mmc_getcd(struct mmc *mmc)
  32. {
  33. ccsr_gpio_t __iomem *pgpio = (void *)(CONFIG_SYS_MPC85xx_GPIO_ADDR);
  34. u32 val = in_be32(&pgpio->gpdat);
  35. /* GPIO1_14, 0: eMMC, 1: SD */
  36. val &= GPIO1_SD_SEL;
  37. return val ? -1 : 1;
  38. }
  39. int board_mmc_getwp(struct mmc *mmc)
  40. {
  41. ccsr_gpio_t __iomem *pgpio = (void *)(CONFIG_SYS_MPC85xx_GPIO_ADDR);
  42. u32 val = in_be32(&pgpio->gpdat);
  43. val &= GPIO1_SD_SEL;
  44. return val ? -1 : 0;
  45. }
  46. #endif
  47. void board_init_f(ulong bootflag)
  48. {
  49. u32 plat_ratio, sys_clk, ccb_clk;
  50. ccsr_gur_t *gur = (void *)CONFIG_SYS_MPC85xx_GUTS_ADDR;
  51. /* Memcpy existing GD at CONFIG_SPL_GD_ADDR */
  52. memcpy((void *)CONFIG_SPL_GD_ADDR, (void *)gd, sizeof(gd_t));
  53. /* Update GD pointer */
  54. gd = (gd_t *)(CONFIG_SPL_GD_ADDR);
  55. console_init_f();
  56. #ifdef CONFIG_DEEP_SLEEP
  57. /* disable the console if boot from deep sleep */
  58. if (is_warm_boot())
  59. fsl_dp_disable_console();
  60. #endif
  61. /* initialize selected port with appropriate baud rate */
  62. sys_clk = get_board_sys_clk();
  63. plat_ratio = (in_be32(&gur->rcwsr[0]) >> 25) & 0x1f;
  64. ccb_clk = sys_clk * plat_ratio / 2;
  65. NS16550_init((NS16550_t)CONFIG_SYS_NS16550_COM1,
  66. ccb_clk / 16 / CONFIG_BAUDRATE);
  67. #if defined(CONFIG_SPL_MMC_BOOT)
  68. puts("\nSD boot...\n");
  69. #elif defined(CONFIG_SPL_SPI_BOOT)
  70. puts("\nSPI boot...\n");
  71. #elif defined(CONFIG_SPL_NAND_BOOT)
  72. puts("\nNAND boot...\n");
  73. #endif
  74. relocate_code(CONFIG_SPL_RELOC_STACK, (gd_t *)CONFIG_SPL_GD_ADDR, 0x0);
  75. }
  76. void board_init_r(gd_t *gd, ulong dest_addr)
  77. {
  78. bd_t *bd;
  79. bd = (bd_t *)(gd + sizeof(gd_t));
  80. memset(bd, 0, sizeof(bd_t));
  81. gd->bd = bd;
  82. bd->bi_memstart = CONFIG_SYS_INIT_L3_ADDR;
  83. bd->bi_memsize = CONFIG_SYS_L3_SIZE;
  84. arch_cpu_init();
  85. get_clocks();
  86. mem_malloc_init(CONFIG_SPL_RELOC_MALLOC_ADDR,
  87. CONFIG_SPL_RELOC_MALLOC_SIZE);
  88. gd->flags |= GD_FLG_FULL_MALLOC_INIT;
  89. #ifdef CONFIG_SPL_NAND_BOOT
  90. nand_spl_load_image(CONFIG_ENV_OFFSET, CONFIG_ENV_SIZE,
  91. (uchar *)SPL_ENV_ADDR);
  92. #endif
  93. #ifdef CONFIG_SPL_MMC_BOOT
  94. mmc_initialize(bd);
  95. mmc_spl_load_image(CONFIG_ENV_OFFSET, CONFIG_ENV_SIZE,
  96. (uchar *)SPL_ENV_ADDR);
  97. #endif
  98. #ifdef CONFIG_SPL_SPI_BOOT
  99. fsl_spi_spl_load_image(CONFIG_ENV_OFFSET, CONFIG_ENV_SIZE,
  100. (uchar *)SPL_ENV_ADDR);
  101. #endif
  102. gd->env_addr = (ulong)(SPL_ENV_ADDR);
  103. gd->env_valid = ENV_VALID;
  104. i2c_init_all();
  105. dram_init();
  106. #ifdef CONFIG_SPL_MMC_BOOT
  107. mmc_boot();
  108. #elif defined(CONFIG_SPL_SPI_BOOT)
  109. fsl_spi_boot();
  110. #elif defined(CONFIG_SPL_NAND_BOOT)
  111. nand_boot();
  112. #endif
  113. }