sti-reset.c 10 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342
  1. // SPDX-License-Identifier: GPL-2.0+
  2. /*
  3. * Copyright (C) 2017, STMicroelectronics - All Rights Reserved
  4. * Author(s): Patrice Chotard, <patrice.chotard@foss.st.com> for STMicroelectronics.
  5. */
  6. #include <common.h>
  7. #include <errno.h>
  8. #include <log.h>
  9. #include <malloc.h>
  10. #include <wait_bit.h>
  11. #include <dm.h>
  12. #include <reset-uclass.h>
  13. #include <regmap.h>
  14. #include <syscon.h>
  15. #include <asm/global_data.h>
  16. #include <dt-bindings/reset/stih407-resets.h>
  17. #include <linux/bitops.h>
  18. DECLARE_GLOBAL_DATA_PTR;
  19. struct sti_reset {
  20. const struct syscfg_reset_controller_data *data;
  21. };
  22. /**
  23. * Reset channel description for a system configuration register based
  24. * reset controller.
  25. *
  26. * @compatible: Compatible string of the syscon containing this
  27. * channel's control and ack (status) bits.
  28. * @reset_offset: Reset register offset in sysconf bank.
  29. * @reset_bit: Bit number in reset register.
  30. * @ack_offset: Ack reset register offset in syscon bank.
  31. * @ack_bit: Bit number in Ack reset register.
  32. * @deassert_cnt: incremented when reset is deasserted, reset can only be
  33. * asserted when equal to 0
  34. */
  35. struct syscfg_reset_channel_data {
  36. const char *compatible;
  37. int reset_offset;
  38. int reset_bit;
  39. int ack_offset;
  40. int ack_bit;
  41. int deassert_cnt;
  42. };
  43. /**
  44. * Description of a system configuration register based reset controller.
  45. *
  46. * @wait_for_ack: The controller will wait for reset assert and de-assert to
  47. * be "ack'd" in a channel's ack field.
  48. * @active_low: Are the resets in this controller active low, i.e. clearing
  49. * the reset bit puts the hardware into reset.
  50. * @nr_channels: The number of reset channels in this controller.
  51. * @channels: An array of reset channel descriptions.
  52. */
  53. struct syscfg_reset_controller_data {
  54. bool wait_for_ack;
  55. bool active_low;
  56. int nr_channels;
  57. struct syscfg_reset_channel_data *channels;
  58. };
  59. /* STiH407 Peripheral powerdown definitions. */
  60. static const char stih407_core[] = "st,stih407-core-syscfg";
  61. static const char stih407_sbc_reg[] = "st,stih407-sbc-reg-syscfg";
  62. static const char stih407_lpm[] = "st,stih407-lpm-syscfg";
  63. #define _SYSCFG_RST_CH(_c, _rr, _rb, _ar, _ab) \
  64. { .compatible = _c, \
  65. .reset_offset = _rr, \
  66. .reset_bit = _rb, \
  67. .ack_offset = _ar, \
  68. .ack_bit = _ab, }
  69. #define _SYSCFG_RST_CH_NO_ACK(_c, _rr, _rb) \
  70. { .compatible = _c, \
  71. .reset_offset = _rr, \
  72. .reset_bit = _rb, }
  73. #define STIH407_SRST_CORE(_reg, _bit) \
  74. _SYSCFG_RST_CH_NO_ACK(stih407_core, _reg, _bit)
  75. #define STIH407_SRST_SBC(_reg, _bit) \
  76. _SYSCFG_RST_CH_NO_ACK(stih407_sbc_reg, _reg, _bit)
  77. #define STIH407_SRST_LPM(_reg, _bit) \
  78. _SYSCFG_RST_CH_NO_ACK(stih407_lpm, _reg, _bit)
  79. #define STIH407_PDN_0(_bit) \
  80. _SYSCFG_RST_CH(stih407_core, SYSCFG_5000, _bit, SYSSTAT_5500, _bit)
  81. #define STIH407_PDN_1(_bit) \
  82. _SYSCFG_RST_CH(stih407_core, SYSCFG_5001, _bit, SYSSTAT_5501, _bit)
  83. #define STIH407_PDN_ETH(_bit, _stat) \
  84. _SYSCFG_RST_CH(stih407_sbc_reg, SYSCFG_4032, _bit, SYSSTAT_4520, _stat)
  85. /* Powerdown requests control 0 */
  86. #define SYSCFG_5000 0x0
  87. #define SYSSTAT_5500 0x7d0
  88. /* Powerdown requests control 1 (High Speed Links) */
  89. #define SYSCFG_5001 0x4
  90. #define SYSSTAT_5501 0x7d4
  91. /* Ethernet powerdown/status/reset */
  92. #define SYSCFG_4032 0x80
  93. #define SYSSTAT_4520 0x820
  94. #define SYSCFG_4002 0x8
  95. static struct syscfg_reset_channel_data stih407_powerdowns[] = {
  96. [STIH407_EMISS_POWERDOWN] = STIH407_PDN_0(1),
  97. [STIH407_NAND_POWERDOWN] = STIH407_PDN_0(0),
  98. [STIH407_USB3_POWERDOWN] = STIH407_PDN_1(6),
  99. [STIH407_USB2_PORT1_POWERDOWN] = STIH407_PDN_1(5),
  100. [STIH407_USB2_PORT0_POWERDOWN] = STIH407_PDN_1(4),
  101. [STIH407_PCIE1_POWERDOWN] = STIH407_PDN_1(3),
  102. [STIH407_PCIE0_POWERDOWN] = STIH407_PDN_1(2),
  103. [STIH407_SATA1_POWERDOWN] = STIH407_PDN_1(1),
  104. [STIH407_SATA0_POWERDOWN] = STIH407_PDN_1(0),
  105. [STIH407_ETH1_POWERDOWN] = STIH407_PDN_ETH(0, 2),
  106. };
  107. /* Reset Generator control 0/1 */
  108. #define SYSCFG_5128 0x200
  109. #define SYSCFG_5131 0x20c
  110. #define SYSCFG_5132 0x210
  111. #define LPM_SYSCFG_1 0x4 /* Softreset IRB & SBC UART */
  112. static struct syscfg_reset_channel_data stih407_softresets[] = {
  113. [STIH407_ETH1_SOFTRESET] = STIH407_SRST_SBC(SYSCFG_4002, 4),
  114. [STIH407_MMC1_SOFTRESET] = STIH407_SRST_CORE(SYSCFG_5132, 3),
  115. [STIH407_USB2_PORT0_SOFTRESET] = STIH407_SRST_CORE(SYSCFG_5132, 28),
  116. [STIH407_USB2_PORT1_SOFTRESET] = STIH407_SRST_CORE(SYSCFG_5132, 29),
  117. [STIH407_PICOPHY_SOFTRESET] = STIH407_SRST_CORE(SYSCFG_5132, 30),
  118. [STIH407_IRB_SOFTRESET] = STIH407_SRST_LPM(LPM_SYSCFG_1, 6),
  119. [STIH407_PCIE0_SOFTRESET] = STIH407_SRST_CORE(SYSCFG_5132, 6),
  120. [STIH407_PCIE1_SOFTRESET] = STIH407_SRST_CORE(SYSCFG_5132, 15),
  121. [STIH407_SATA0_SOFTRESET] = STIH407_SRST_CORE(SYSCFG_5132, 7),
  122. [STIH407_SATA1_SOFTRESET] = STIH407_SRST_CORE(SYSCFG_5132, 16),
  123. [STIH407_MIPHY0_SOFTRESET] = STIH407_SRST_CORE(SYSCFG_5132, 4),
  124. [STIH407_MIPHY1_SOFTRESET] = STIH407_SRST_CORE(SYSCFG_5132, 13),
  125. [STIH407_MIPHY2_SOFTRESET] = STIH407_SRST_CORE(SYSCFG_5132, 22),
  126. [STIH407_SATA0_PWR_SOFTRESET] = STIH407_SRST_CORE(SYSCFG_5132, 5),
  127. [STIH407_SATA1_PWR_SOFTRESET] = STIH407_SRST_CORE(SYSCFG_5132, 14),
  128. [STIH407_DELTA_SOFTRESET] = STIH407_SRST_CORE(SYSCFG_5131, 3),
  129. [STIH407_BLITTER_SOFTRESET] = STIH407_SRST_CORE(SYSCFG_5131, 10),
  130. [STIH407_HDTVOUT_SOFTRESET] = STIH407_SRST_CORE(SYSCFG_5131, 11),
  131. [STIH407_HDQVDP_SOFTRESET] = STIH407_SRST_CORE(SYSCFG_5131, 12),
  132. [STIH407_VDP_AUX_SOFTRESET] = STIH407_SRST_CORE(SYSCFG_5131, 14),
  133. [STIH407_COMPO_SOFTRESET] = STIH407_SRST_CORE(SYSCFG_5131, 15),
  134. [STIH407_HDMI_TX_PHY_SOFTRESET] = STIH407_SRST_CORE(SYSCFG_5131, 21),
  135. [STIH407_JPEG_DEC_SOFTRESET] = STIH407_SRST_CORE(SYSCFG_5131, 23),
  136. [STIH407_VP8_DEC_SOFTRESET] = STIH407_SRST_CORE(SYSCFG_5131, 24),
  137. [STIH407_GPU_SOFTRESET] = STIH407_SRST_CORE(SYSCFG_5131, 30),
  138. [STIH407_HVA_SOFTRESET] = STIH407_SRST_CORE(SYSCFG_5132, 0),
  139. [STIH407_ERAM_HVA_SOFTRESET] = STIH407_SRST_CORE(SYSCFG_5132, 1),
  140. [STIH407_LPM_SOFTRESET] = STIH407_SRST_SBC(SYSCFG_4002, 2),
  141. [STIH407_KEYSCAN_SOFTRESET] = STIH407_SRST_LPM(LPM_SYSCFG_1, 8),
  142. [STIH407_ST231_AUD_SOFTRESET] = STIH407_SRST_CORE(SYSCFG_5131, 26),
  143. [STIH407_ST231_DMU_SOFTRESET] = STIH407_SRST_CORE(SYSCFG_5131, 27),
  144. [STIH407_ST231_GP0_SOFTRESET] = STIH407_SRST_CORE(SYSCFG_5131, 28),
  145. [STIH407_ST231_GP1_SOFTRESET] = STIH407_SRST_CORE(SYSCFG_5128, 2),
  146. };
  147. /* PicoPHY reset/control */
  148. #define SYSCFG_5061 0x0f4
  149. static struct syscfg_reset_channel_data stih407_picophyresets[] = {
  150. [STIH407_PICOPHY0_RESET] = STIH407_SRST_CORE(SYSCFG_5061, 5),
  151. [STIH407_PICOPHY1_RESET] = STIH407_SRST_CORE(SYSCFG_5061, 6),
  152. [STIH407_PICOPHY2_RESET] = STIH407_SRST_CORE(SYSCFG_5061, 7),
  153. };
  154. static const struct
  155. syscfg_reset_controller_data stih407_powerdown_controller = {
  156. .wait_for_ack = true,
  157. .nr_channels = ARRAY_SIZE(stih407_powerdowns),
  158. .channels = stih407_powerdowns,
  159. };
  160. static const struct
  161. syscfg_reset_controller_data stih407_softreset_controller = {
  162. .wait_for_ack = false,
  163. .active_low = true,
  164. .nr_channels = ARRAY_SIZE(stih407_softresets),
  165. .channels = stih407_softresets,
  166. };
  167. static const struct
  168. syscfg_reset_controller_data stih407_picophyreset_controller = {
  169. .wait_for_ack = false,
  170. .nr_channels = ARRAY_SIZE(stih407_picophyresets),
  171. .channels = stih407_picophyresets,
  172. };
  173. phys_addr_t sti_reset_get_regmap(const char *compatible)
  174. {
  175. struct udevice *syscon;
  176. struct regmap *regmap;
  177. int node, ret;
  178. node = fdt_node_offset_by_compatible(gd->fdt_blob, -1,
  179. compatible);
  180. if (node < 0) {
  181. pr_err("unable to find %s node\n", compatible);
  182. return node;
  183. }
  184. ret = uclass_get_device_by_of_offset(UCLASS_SYSCON, node, &syscon);
  185. if (ret) {
  186. pr_err("%s: uclass_get_device_by_of_offset failed: %d\n",
  187. __func__, ret);
  188. return ret;
  189. }
  190. regmap = syscon_get_regmap(syscon);
  191. if (!regmap) {
  192. pr_err("unable to get regmap for %s\n", syscon->name);
  193. return -ENODEV;
  194. }
  195. return regmap->ranges[0].start;
  196. }
  197. static int sti_reset_program_hw(struct reset_ctl *reset_ctl, int assert)
  198. {
  199. struct udevice *dev = reset_ctl->dev;
  200. struct syscfg_reset_controller_data *reset_desc =
  201. (struct syscfg_reset_controller_data *)(dev->driver_data);
  202. struct syscfg_reset_channel_data *ch;
  203. phys_addr_t base;
  204. u32 ctrl_val = reset_desc->active_low ? !assert : !!assert;
  205. void __iomem *reg;
  206. /* check if reset id is inside available range */
  207. if (reset_ctl->id >= reset_desc->nr_channels)
  208. return -EINVAL;
  209. /* get reset sysconf register base address */
  210. base = sti_reset_get_regmap(reset_desc->channels[reset_ctl->id].compatible);
  211. ch = &reset_desc->channels[reset_ctl->id];
  212. /* check the deassert counter to assert reset when it reaches 0 */
  213. if (!assert) {
  214. ch->deassert_cnt++;
  215. if (ch->deassert_cnt > 1)
  216. return 0;
  217. } else {
  218. if (ch->deassert_cnt > 0) {
  219. ch->deassert_cnt--;
  220. if (ch->deassert_cnt > 0)
  221. return 0;
  222. } else
  223. pr_err("Reset balancing error: reset_ctl=%p dev=%p id=%lu\n",
  224. reset_ctl, reset_ctl->dev, reset_ctl->id);
  225. }
  226. reg = (void __iomem *)base + ch->reset_offset;
  227. if (ctrl_val)
  228. generic_set_bit(ch->reset_bit, reg);
  229. else
  230. generic_clear_bit(ch->reset_bit, reg);
  231. if (!reset_desc->wait_for_ack)
  232. return 0;
  233. reg = (void __iomem *)base + ch->ack_offset;
  234. if (wait_for_bit_le32(reg, BIT(ch->ack_bit), ctrl_val,
  235. 1000, false)) {
  236. pr_err("Stuck on waiting ack reset_ctl=%p dev=%p id=%lu\n",
  237. reset_ctl, reset_ctl->dev, reset_ctl->id);
  238. return -ETIMEDOUT;
  239. }
  240. return 0;
  241. }
  242. static int sti_reset_request(struct reset_ctl *reset_ctl)
  243. {
  244. return 0;
  245. }
  246. static int sti_reset_free(struct reset_ctl *reset_ctl)
  247. {
  248. return 0;
  249. }
  250. static int sti_reset_assert(struct reset_ctl *reset_ctl)
  251. {
  252. return sti_reset_program_hw(reset_ctl, true);
  253. }
  254. static int sti_reset_deassert(struct reset_ctl *reset_ctl)
  255. {
  256. return sti_reset_program_hw(reset_ctl, false);
  257. }
  258. struct reset_ops sti_reset_ops = {
  259. .request = sti_reset_request,
  260. .rfree = sti_reset_free,
  261. .rst_assert = sti_reset_assert,
  262. .rst_deassert = sti_reset_deassert,
  263. };
  264. static int sti_reset_probe(struct udevice *dev)
  265. {
  266. struct sti_reset *priv = dev_get_priv(dev);
  267. priv->data = (void *)dev_get_driver_data(dev);
  268. return 0;
  269. }
  270. static const struct udevice_id sti_reset_ids[] = {
  271. {
  272. .compatible = "st,stih407-picophyreset",
  273. .data = (ulong)&stih407_picophyreset_controller,
  274. },
  275. {
  276. .compatible = "st,stih407-powerdown",
  277. .data = (ulong)&stih407_powerdown_controller,
  278. },
  279. {
  280. .compatible = "st,stih407-softreset",
  281. .data = (ulong)&stih407_softreset_controller,
  282. },
  283. { }
  284. };
  285. U_BOOT_DRIVER(sti_reset) = {
  286. .name = "sti_reset",
  287. .id = UCLASS_RESET,
  288. .of_match = sti_reset_ids,
  289. .probe = sti_reset_probe,
  290. .priv_auto = sizeof(struct sti_reset),
  291. .ops = &sti_reset_ops,
  292. };