clk-agilex.h 7.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241
  1. /* SPDX-License-Identifier: GPL-2.0 */
  2. /*
  3. * Copyright (C) 2019 Intel Corporation <www.intel.com>
  4. */
  5. #ifndef _CLK_AGILEX_
  6. #define _CLK_AGILEX_
  7. #ifndef __ASSEMBLY__
  8. #include <linux/bitops.h>
  9. #endif
  10. #define CM_REG_READL(plat, reg) \
  11. readl((plat)->regs + (reg))
  12. #define CM_REG_WRITEL(plat, data, reg) \
  13. writel(data, (plat)->regs + (reg))
  14. #define CM_REG_CLRBITS(plat, reg, clear) \
  15. clrbits_le32((plat)->regs + (reg), (clear))
  16. #define CM_REG_SETBITS(plat, reg, set) \
  17. setbits_le32((plat)->regs + (reg), (set))
  18. struct cm_config {
  19. /* main group */
  20. u32 main_pll_mpuclk;
  21. u32 main_pll_nocclk;
  22. u32 main_pll_nocdiv;
  23. u32 main_pll_pllglob;
  24. u32 main_pll_fdbck;
  25. u32 main_pll_pllc0;
  26. u32 main_pll_pllc1;
  27. u32 main_pll_pllc2;
  28. u32 main_pll_pllc3;
  29. u32 main_pll_pllm;
  30. /* peripheral group */
  31. u32 per_pll_emacctl;
  32. u32 per_pll_gpiodiv;
  33. u32 per_pll_pllglob;
  34. u32 per_pll_fdbck;
  35. u32 per_pll_pllc0;
  36. u32 per_pll_pllc1;
  37. u32 per_pll_pllc2;
  38. u32 per_pll_pllc3;
  39. u32 per_pll_pllm;
  40. /* altera group */
  41. u32 alt_emacactr;
  42. u32 alt_emacbctr;
  43. u32 alt_emacptpctr;
  44. u32 alt_gpiodbctr;
  45. u32 alt_sdmmcctr;
  46. u32 alt_s2fuser0ctr;
  47. u32 alt_s2fuser1ctr;
  48. u32 alt_psirefctr;
  49. /* incoming clock */
  50. u32 hps_osc_clk_hz;
  51. u32 fpga_clk_hz;
  52. u32 spare[3];
  53. };
  54. /* Clock Manager registers */
  55. #define CLKMGR_CTRL 0
  56. #define CLKMGR_STAT 4
  57. #define CLKMGR_TESTIOCTRL 8
  58. #define CLKMGR_INTRGEN 0x0c
  59. #define CLKMGR_INTRMSK 0x10
  60. #define CLKMGR_INTRCLR 0x14
  61. #define CLKMGR_INTRSTS 0x18
  62. #define CLKMGR_INTRSTK 0x1c
  63. #define CLKMGR_INTRRAW 0x20
  64. /* Clock Manager Main PPL group registers */
  65. #define CLKMGR_MAINPLL_EN 0x24
  66. #define CLKMGR_MAINPLL_ENS 0x28
  67. #define CLKMGR_MAINPLL_ENR 0x2c
  68. #define CLKMGR_MAINPLL_BYPASS 0x30
  69. #define CLKMGR_MAINPLL_BYPASSS 0x34
  70. #define CLKMGR_MAINPLL_BYPASSR 0x38
  71. #define CLKMGR_MAINPLL_MPUCLK 0x3c
  72. #define CLKMGR_MAINPLL_NOCCLK 0x40
  73. #define CLKMGR_MAINPLL_NOCDIV 0x44
  74. #define CLKMGR_MAINPLL_PLLGLOB 0x48
  75. #define CLKMGR_MAINPLL_FDBCK 0x4c
  76. #define CLKMGR_MAINPLL_MEM 0x50
  77. #define CLKMGR_MAINPLL_MEMSTAT 0x54
  78. #define CLKMGR_MAINPLL_PLLC0 0x58
  79. #define CLKMGR_MAINPLL_PLLC1 0x5c
  80. #define CLKMGR_MAINPLL_VCOCALIB 0x60
  81. #define CLKMGR_MAINPLL_PLLC2 0x64
  82. #define CLKMGR_MAINPLL_PLLC3 0x68
  83. #define CLKMGR_MAINPLL_PLLM 0x6c
  84. #define CLKMGR_MAINPLL_FHOP 0x70
  85. #define CLKMGR_MAINPLL_SSC 0x74
  86. #define CLKMGR_MAINPLL_LOSTLOCK 0x78
  87. /* Clock Manager Peripheral PPL group registers */
  88. #define CLKMGR_PERPLL_EN 0x7c
  89. #define CLKMGR_PERPLL_ENS 0x80
  90. #define CLKMGR_PERPLL_ENR 0x84
  91. #define CLKMGR_PERPLL_BYPASS 0x88
  92. #define CLKMGR_PERPLL_BYPASSS 0x8c
  93. #define CLKMGR_PERPLL_BYPASSR 0x90
  94. #define CLKMGR_PERPLL_EMACCTL 0x94
  95. #define CLKMGR_PERPLL_GPIODIV 0x98
  96. #define CLKMGR_PERPLL_PLLGLOB 0x9c
  97. #define CLKMGR_PERPLL_FDBCK 0xa0
  98. #define CLKMGR_PERPLL_MEM 0xa4
  99. #define CLKMGR_PERPLL_MEMSTAT 0xa8
  100. #define CLKMGR_PERPLL_PLLC0 0xac
  101. #define CLKMGR_PERPLL_PLLC1 0xb0
  102. #define CLKMGR_PERPLL_VCOCALIB 0xb4
  103. #define CLKMGR_PERPLL_PLLC2 0xb8
  104. #define CLKMGR_PERPLL_PLLC3 0xbc
  105. #define CLKMGR_PERPLL_PLLM 0xc0
  106. #define CLKMGR_PERPLL_FHOP 0xc4
  107. #define CLKMGR_PERPLL_SSC 0xc8
  108. #define CLKMGR_PERPLL_LOSTLOCK 0xcc
  109. /* Clock Manager Altera group registers */
  110. #define CLKMGR_ALTR_JTAG 0xd0
  111. #define CLKMGR_ALTR_EMACACTR 0xd4
  112. #define CLKMGR_ALTR_EMACBCTR 0xd8
  113. #define CLKMGR_ALTR_EMACPTPCTR 0xdc
  114. #define CLKMGR_ALTR_GPIODBCTR 0xe0
  115. #define CLKMGR_ALTR_SDMMCCTR 0xe4
  116. #define CLKMGR_ALTR_S2FUSER0CTR 0xe8
  117. #define CLKMGR_ALTR_S2FUSER1CTR 0xec
  118. #define CLKMGR_ALTR_PSIREFCTR 0xf0
  119. #define CLKMGR_ALTR_EXTCNTRST 0xf4
  120. #define CLKMGR_CTRL_BOOTMODE BIT(0)
  121. #define CLKMGR_STAT_BUSY BIT(0)
  122. #define CLKMGR_STAT_MAINPLL_LOCKED BIT(8)
  123. #define CLKMGR_STAT_MAIN_TRANS BIT(9)
  124. #define CLKMGR_STAT_PERPLL_LOCKED BIT(16)
  125. #define CLKMGR_STAT_PERF_TRANS BIT(17)
  126. #define CLKMGR_STAT_BOOTMODE BIT(24)
  127. #define CLKMGR_STAT_BOOTCLKSRC BIT(25)
  128. #define CLKMGR_STAT_ALLPLL_LOCKED_MASK \
  129. (CLKMGR_STAT_MAINPLL_LOCKED | CLKMGR_STAT_PERPLL_LOCKED)
  130. #define CLKMGR_INTER_MAINPLLLOCKED_MASK 0x00000001
  131. #define CLKMGR_INTER_PERPLLLOCKED_MASK 0x00000002
  132. #define CLKMGR_INTER_MAINPLLLOST_MASK 0x00000004
  133. #define CLKMGR_INTER_PERPLLLOST_MASK 0x00000008
  134. #define CLKMGR_CLKSRC_MASK GENMASK(18, 16)
  135. #define CLKMGR_CLKSRC_OFFSET 16
  136. #define CLKMGR_CLKSRC_MAIN 0
  137. #define CLKMGR_CLKSRC_PER 1
  138. #define CLKMGR_CLKSRC_OSC1 2
  139. #define CLKMGR_CLKSRC_INTOSC 3
  140. #define CLKMGR_CLKSRC_FPGA 4
  141. #define CLKMGR_CLKCNT_MSK GENMASK(10, 0)
  142. #define CLKMGR_BYPASS_MAINPLL_ALL 0x7
  143. #define CLKMGR_BYPASS_PERPLL_ALL 0x7f
  144. #define CLKMGR_NOCDIV_L4MAIN_OFFSET 0
  145. #define CLKMGR_NOCDIV_L4MPCLK_OFFSET 8
  146. #define CLKMGR_NOCDIV_L4SPCLK_OFFSET 16
  147. #define CLKMGR_NOCDIV_CSATCLK_OFFSET 24
  148. #define CLKMGR_NOCDIV_CSTRACECLK_OFFSET 26
  149. #define CLKMGR_NOCDIV_CSPDBGCLK_OFFSET 28
  150. #define CLKMGR_NOCDIV_DIVIDER_MASK 0x3
  151. #define CLKMGR_PLLGLOB_PD_MASK BIT(0)
  152. #define CLKMGR_PLLGLOB_RST_MASK BIT(1)
  153. #define CLKMGR_PLLGLOB_AREFCLKDIV_MASK GENMASK(11, 8)
  154. #define CLKMGR_PLLGLOB_DREFCLKDIV_MASK GENMASK(13, 12)
  155. #define CLKMGR_PLLGLOB_REFCLKDIV_MASK GENMASK(13, 8)
  156. #define CLKMGR_PLLGLOB_MODCLKDIV_MASK GENMASK(24, 27)
  157. #define CLKMGR_PLLGLOB_AREFCLKDIV_OFFSET 8
  158. #define CLKMGR_PLLGLOB_DREFCLKDIV_OFFSET 12
  159. #define CLKMGR_PLLGLOB_REFCLKDIV_OFFSET 8
  160. #define CLKMGR_PLLGLOB_MODCLKDIV_OFFSET 24
  161. #define CLKMGR_PLLGLOB_VCO_PSRC_MASK GENMASK(17, 16)
  162. #define CLKMGR_PLLGLOB_VCO_PSRC_OFFSET 16
  163. #define CLKMGR_PLLGLOB_CLR_LOSTLOCK_BYPASS_MASK BIT(29)
  164. #define CLKMGR_VCO_PSRC_EOSC1 0
  165. #define CLKMGR_VCO_PSRC_INTOSC 1
  166. #define CLKMGR_VCO_PSRC_F2S 2
  167. #define CLKMGR_MEM_REQ_SET_MSK BIT(24)
  168. #define CLKMGR_MEM_WR_SET_MSK BIT(25)
  169. #define CLKMGR_MEM_ERR_MSK BIT(26)
  170. #define CLKMGR_MEM_WDAT_LSB_OFFSET 16
  171. #define CLKMGR_MEM_ADDR_MASK GENMASK(15, 0)
  172. #define CLKMGR_MEM_ADDR_START 0x00004000
  173. #define CLKMGR_PLLCX_EN_SET_MSK BIT(27)
  174. #define CLKMGR_PLLCX_MUTE_SET_MSK BIT(28)
  175. #define CLKMGR_VCOCALIB_MSCNT_MASK GENMASK(23, 16)
  176. #define CLKMGR_VCOCALIB_MSCNT_OFFSET 16
  177. #define CLKMGR_VCOCALIB_HSCNT_MASK GENMASK(9, 0)
  178. #define CLKMGR_VCOCALIB_MSCNT_CONST 100
  179. #define CLKMGR_VCOCALIB_HSCNT_CONST 4
  180. #define CLKMGR_PLLM_MDIV_MASK GENMASK(9, 0)
  181. #define CLKMGR_LOSTLOCK_SET_MASK BIT(0)
  182. #define CLKMGR_PERPLLGRP_EN_SDMMCCLK_MASK BIT(5)
  183. #define CLKMGR_PERPLLGRP_EMACCTL_EMAC0SELB_OFFSET 26
  184. #define CLKMGR_PERPLLGRP_EMACCTL_EMAC0SELB_MASK BIT(26)
  185. #define CLKMGR_PERPLLGRP_EMACCTL_EMAC1SELB_OFFSET 27
  186. #define CLKMGR_PERPLLGRP_EMACCTL_EMAC1SELB_MASK BIT(27)
  187. #define CLKMGR_PERPLLGRP_EMACCTL_EMAC2SELB_OFFSET 28
  188. #define CLKMGR_PERPLLGRP_EMACCTL_EMAC2SELB_MASK BIT(28)
  189. #define CLKMGR_ALT_EMACCTR_SRC_OFFSET 16
  190. #define CLKMGR_ALT_EMACCTR_SRC_MASK GENMASK(18, 16)
  191. #define CLKMGR_ALT_EMACCTR_CNT_OFFSET 0
  192. #define CLKMGR_ALT_EMACCTR_CNT_MASK GENMASK(10, 0)
  193. #define CLKMGR_ALT_EXTCNTRST_EMACACNTRST BIT(0)
  194. #define CLKMGR_ALT_EXTCNTRST_EMACBCNTRST BIT(1)
  195. #define CLKMGR_ALT_EXTCNTRST_EMACPTPCNTRST BIT(2)
  196. #define CLKMGR_ALT_EXTCNTRST_GPIODBCNTRST BIT(3)
  197. #define CLKMGR_ALT_EXTCNTRST_SDMMCCNTRST BIT(4)
  198. #define CLKMGR_ALT_EXTCNTRST_S2FUSER0CNTRST BIT(5)
  199. #define CLKMGR_ALT_EXTCNTRST_S2FUSER1CNTRST BIT(6)
  200. #define CLKMGR_ALT_EXTCNTRST_PSIREFCNTRST BIT(7)
  201. #define CLKMGR_ALT_EXTCNTRST_ALLCNTRST \
  202. (CLKMGR_ALT_EXTCNTRST_EMACACNTRST | \
  203. CLKMGR_ALT_EXTCNTRST_EMACBCNTRST | \
  204. CLKMGR_ALT_EXTCNTRST_EMACPTPCNTRST | \
  205. CLKMGR_ALT_EXTCNTRST_GPIODBCNTRST | \
  206. CLKMGR_ALT_EXTCNTRST_SDMMCCNTRST | \
  207. CLKMGR_ALT_EXTCNTRST_S2FUSER0CNTRST | \
  208. CLKMGR_ALT_EXTCNTRST_S2FUSER1CNTRST | \
  209. CLKMGR_ALT_EXTCNTRST_PSIREFCNTRST)
  210. #endif /* _CLK_AGILEX_ */