P2041RDB.h 18 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555
  1. /* SPDX-License-Identifier: GPL-2.0+ */
  2. /*
  3. * Copyright 2011-2012 Freescale Semiconductor, Inc.
  4. * Copyright 2020 NXP
  5. */
  6. /*
  7. * P2041 RDB board configuration file
  8. * Also supports P2040 RDB
  9. */
  10. #ifndef __CONFIG_H
  11. #define __CONFIG_H
  12. #ifdef CONFIG_RAMBOOT_PBL
  13. #define CONFIG_RAMBOOT_TEXT_BASE CONFIG_SYS_TEXT_BASE
  14. #define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc
  15. #define CONFIG_SYS_FSL_PBL_PBI board/freescale/corenet_ds/pbi.cfg
  16. #define CONFIG_SYS_FSL_PBL_RCW board/freescale/corenet_ds/rcw_p2041rdb.cfg
  17. #endif
  18. #ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE
  19. /* Set 1M boot space */
  20. #define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR (CONFIG_SYS_TEXT_BASE & 0xfff00000)
  21. #define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR_PHYS \
  22. (0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR)
  23. #define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc
  24. #endif
  25. /* High Level Configuration Options */
  26. #define CONFIG_SYS_BOOK3E_HV /* Category E.HV supported */
  27. #ifndef CONFIG_RESET_VECTOR_ADDRESS
  28. #define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc
  29. #endif
  30. #define CONFIG_SYS_FSL_CPC /* Corenet Platform Cache */
  31. #define CONFIG_SYS_NUM_CPC CONFIG_SYS_NUM_DDR_CTLRS
  32. #define CONFIG_PCIE1 /* PCIE controller 1 */
  33. #define CONFIG_PCIE2 /* PCIE controller 2 */
  34. #define CONFIG_PCIE3 /* PCIE controller 3 */
  35. #define CONFIG_SYS_PCI_64BIT /* enable 64-bit PCI resources */
  36. #define CONFIG_SYS_SRIO
  37. #define CONFIG_SRIO1 /* SRIO port 1 */
  38. #define CONFIG_SRIO2 /* SRIO port 2 */
  39. #define CONFIG_SRIO_PCIE_BOOT_MASTER
  40. #define CONFIG_SYS_DPAA_RMAN /* RMan */
  41. #if defined(CONFIG_SPIFLASH)
  42. #elif defined(CONFIG_SDCARD)
  43. #define CONFIG_FSL_FIXED_MMC_LOCATION
  44. #endif
  45. #ifndef __ASSEMBLY__
  46. unsigned long get_board_sys_clk(unsigned long dummy);
  47. #include <linux/stringify.h>
  48. #endif
  49. #define CONFIG_SYS_CLK_FREQ get_board_sys_clk(0)
  50. /*
  51. * These can be toggled for performance analysis, otherwise use default.
  52. */
  53. #define CONFIG_SYS_CACHE_STASHING
  54. #define CONFIG_BACKSIDE_L2_CACHE
  55. #define CONFIG_SYS_INIT_L2CSR0 L2CSR0_L2E
  56. #define CONFIG_BTB /* toggle branch predition */
  57. #define CONFIG_ENABLE_36BIT_PHYS
  58. #define CONFIG_POST CONFIG_SYS_POST_MEMORY /* test POST memory test */
  59. /*
  60. * Config the L3 Cache as L3 SRAM
  61. */
  62. #define CONFIG_SYS_INIT_L3_ADDR CONFIG_RAMBOOT_TEXT_BASE
  63. #ifdef CONFIG_PHYS_64BIT
  64. #define CONFIG_SYS_INIT_L3_ADDR_PHYS (0xf00000000ull | \
  65. CONFIG_RAMBOOT_TEXT_BASE)
  66. #else
  67. #define CONFIG_SYS_INIT_L3_ADDR_PHYS CONFIG_SYS_INIT_L3_ADDR
  68. #endif
  69. #define CONFIG_SYS_L3_SIZE (1024 << 10)
  70. #define CONFIG_SYS_INIT_L3_END (CONFIG_SYS_INIT_L3_ADDR + CONFIG_SYS_L3_SIZE)
  71. #ifdef CONFIG_PHYS_64BIT
  72. #define CONFIG_SYS_DCSRBAR 0xf0000000
  73. #define CONFIG_SYS_DCSRBAR_PHYS 0xf00000000ull
  74. #endif
  75. /* EEPROM */
  76. #define CONFIG_SYS_I2C_EEPROM_NXID
  77. #define CONFIG_SYS_EEPROM_BUS_NUM 0
  78. #define CONFIG_SYS_I2C_EEPROM_ADDR 0x50
  79. #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 2
  80. /*
  81. * DDR Setup
  82. */
  83. #define CONFIG_VERY_BIG_RAM
  84. #define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
  85. #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
  86. #define CONFIG_DIMM_SLOTS_PER_CTLR 1
  87. #define CONFIG_CHIP_SELECTS_PER_CTRL (4 * CONFIG_DIMM_SLOTS_PER_CTLR)
  88. #define CONFIG_DDR_SPD
  89. #define CONFIG_SYS_SPD_BUS_NUM 0
  90. #define SPD_EEPROM_ADDRESS 0x52
  91. #define CONFIG_SYS_SDRAM_SIZE 4096 /* for fixed parameter use */
  92. /*
  93. * Local Bus Definitions
  94. */
  95. /* Set the local bus clock 1/8 of platform clock */
  96. #define CONFIG_SYS_LBC_LCRR LCRR_CLKDIV_8
  97. /*
  98. * This board doesn't have a promjet connector.
  99. * However, it uses commone corenet board LAW and TLB.
  100. * It is necessary to use the same start address with proper offset.
  101. */
  102. #define CONFIG_SYS_FLASH_BASE 0xe0000000
  103. #ifdef CONFIG_PHYS_64BIT
  104. #define CONFIG_SYS_FLASH_BASE_PHYS 0xfe0000000ull
  105. #else
  106. #define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE
  107. #endif
  108. #define CONFIG_SYS_FLASH_BR_PRELIM \
  109. (BR_PHYS_ADDR((CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000)) | \
  110. BR_PS_16 | BR_V)
  111. #define CONFIG_SYS_FLASH_OR_PRELIM \
  112. ((0xf8000ff7 & ~OR_GPCM_SCY & ~OR_GPCM_EHTR) \
  113. | OR_GPCM_SCY_8 | OR_GPCM_EHTR_CLEAR)
  114. #define CONFIG_FSL_CPLD
  115. #define CPLD_BASE 0xffdf0000 /* CPLD registers */
  116. #ifdef CONFIG_PHYS_64BIT
  117. #define CPLD_BASE_PHYS 0xfffdf0000ull
  118. #else
  119. #define CPLD_BASE_PHYS CPLD_BASE
  120. #endif
  121. #define CONFIG_SYS_BR3_PRELIM (BR_PHYS_ADDR(CPLD_BASE_PHYS) | BR_PS_8 | BR_V)
  122. #define CONFIG_SYS_OR3_PRELIM 0xffffeff7 /* 32KB but only 4k mapped */
  123. #define PIXIS_LBMAP_SWITCH 7
  124. #define PIXIS_LBMAP_MASK 0xf0
  125. #define PIXIS_LBMAP_SHIFT 4
  126. #define PIXIS_LBMAP_ALTBANK 0x40
  127. #define CONFIG_SYS_FLASH_QUIET_TEST
  128. #define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
  129. #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
  130. #define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */
  131. #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Erase Timeout (ms) */
  132. #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Write Timeout (ms) */
  133. #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE
  134. #if defined(CONFIG_RAMBOOT_PBL)
  135. #define CONFIG_SYS_RAMBOOT
  136. #endif
  137. #define CONFIG_NAND_FSL_ELBC
  138. /* Nand Flash */
  139. #ifdef CONFIG_NAND_FSL_ELBC
  140. #define CONFIG_SYS_NAND_BASE 0xffa00000
  141. #ifdef CONFIG_PHYS_64BIT
  142. #define CONFIG_SYS_NAND_BASE_PHYS 0xfffa00000ull
  143. #else
  144. #define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE
  145. #endif
  146. #define CONFIG_SYS_NAND_BASE_LIST {CONFIG_SYS_NAND_BASE}
  147. #define CONFIG_SYS_MAX_NAND_DEVICE 1
  148. #define CONFIG_SYS_NAND_BLOCK_SIZE (128 * 1024)
  149. /* NAND flash config */
  150. #define CONFIG_SYS_NAND_BR_PRELIM (BR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
  151. | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \
  152. | BR_PS_8 /* Port Size = 8 bit */ \
  153. | BR_MS_FCM /* MSEL = FCM */ \
  154. | BR_V) /* valid */
  155. #define CONFIG_SYS_NAND_OR_PRELIM (0xFFFC0000 /* length 256K */ \
  156. | OR_FCM_PGS /* Large Page*/ \
  157. | OR_FCM_CSCT \
  158. | OR_FCM_CST \
  159. | OR_FCM_CHT \
  160. | OR_FCM_SCY_1 \
  161. | OR_FCM_TRLX \
  162. | OR_FCM_EHTR)
  163. #ifdef CONFIG_MTD_RAW_NAND
  164. #define CONFIG_SYS_BR0_PRELIM CONFIG_SYS_NAND_BR_PRELIM /* NAND Base Address */
  165. #define CONFIG_SYS_OR0_PRELIM CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
  166. #define CONFIG_SYS_BR1_PRELIM CONFIG_SYS_FLASH_BR_PRELIM /* NOR Base Address */
  167. #define CONFIG_SYS_OR1_PRELIM CONFIG_SYS_FLASH_OR_PRELIM /* NOR Options */
  168. #else
  169. #define CONFIG_SYS_BR0_PRELIM CONFIG_SYS_FLASH_BR_PRELIM /* NOR Base Address */
  170. #define CONFIG_SYS_OR0_PRELIM CONFIG_SYS_FLASH_OR_PRELIM /* NOR Options */
  171. #define CONFIG_SYS_BR1_PRELIM CONFIG_SYS_NAND_BR_PRELIM /* NAND Base Address */
  172. #define CONFIG_SYS_OR1_PRELIM CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
  173. #endif
  174. #else
  175. #define CONFIG_SYS_BR0_PRELIM CONFIG_SYS_FLASH_BR_PRELIM /* NOR Base Address */
  176. #define CONFIG_SYS_OR0_PRELIM CONFIG_SYS_FLASH_OR_PRELIM /* NOR Options */
  177. #endif /* CONFIG_NAND_FSL_ELBC */
  178. #define CONFIG_SYS_FLASH_EMPTY_INFO
  179. #define CONFIG_SYS_FLASH_AMD_CHECK_DQ7
  180. #define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000}
  181. #define CONFIG_HWCONFIG
  182. /* define to use L1 as initial stack */
  183. #define CONFIG_L1_INIT_RAM
  184. #define CONFIG_SYS_INIT_RAM_LOCK
  185. #define CONFIG_SYS_INIT_RAM_ADDR 0xffd00000 /* Initial L1 address */
  186. #ifdef CONFIG_PHYS_64BIT
  187. #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0xf
  188. #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR
  189. /* The assembler doesn't like typecast */
  190. #define CONFIG_SYS_INIT_RAM_ADDR_PHYS \
  191. ((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \
  192. CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW)
  193. #else
  194. #define CONFIG_SYS_INIT_RAM_ADDR_PHYS CONFIG_SYS_INIT_RAM_ADDR
  195. #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0
  196. #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR_PHYS
  197. #endif
  198. #define CONFIG_SYS_INIT_RAM_SIZE 0x00004000
  199. #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - \
  200. GENERATED_GBL_DATA_SIZE)
  201. #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
  202. #define CONFIG_SYS_MONITOR_LEN (768 * 1024)
  203. #define CONFIG_SYS_MALLOC_LEN (1024 * 1024)
  204. /* Serial Port - controlled on board with jumper J8
  205. * open - index 2
  206. * shorted - index 1
  207. */
  208. #define CONFIG_SYS_NS16550_SERIAL
  209. #define CONFIG_SYS_NS16550_REG_SIZE 1
  210. #define CONFIG_SYS_NS16550_CLK (get_bus_freq(0)/2)
  211. #define CONFIG_SYS_BAUDRATE_TABLE \
  212. {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
  213. #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x11C500)
  214. #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x11C600)
  215. #define CONFIG_SYS_NS16550_COM3 (CONFIG_SYS_CCSRBAR+0x11D500)
  216. #define CONFIG_SYS_NS16550_COM4 (CONFIG_SYS_CCSRBAR+0x11D600)
  217. /* I2C */
  218. #if !CONFIG_IS_ENABLED(DM_I2C)
  219. #define CONFIG_SYS_I2C_LEGACY
  220. #define CONFIG_SYS_FSL_I2C_SPEED 400000
  221. #define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
  222. #define CONFIG_SYS_FSL_I2C_OFFSET 0x118000
  223. #define CONFIG_SYS_FSL_I2C2_SPEED 400000
  224. #define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F
  225. #define CONFIG_SYS_FSL_I2C2_OFFSET 0x118100
  226. #else
  227. #define CONFIG_I2C_SET_DEFAULT_BUS_NUM
  228. #define CONFIG_I2C_DEFAULT_BUS_NUMBER 0
  229. #endif
  230. #define CONFIG_SYS_I2C_FSL
  231. /*
  232. * RapidIO
  233. */
  234. #define CONFIG_SYS_SRIO1_MEM_VIRT 0xa0000000
  235. #ifdef CONFIG_PHYS_64BIT
  236. #define CONFIG_SYS_SRIO1_MEM_PHYS 0xc20000000ull
  237. #else
  238. #define CONFIG_SYS_SRIO1_MEM_PHYS 0xa0000000
  239. #endif
  240. #define CONFIG_SYS_SRIO1_MEM_SIZE 0x10000000 /* 256M */
  241. #define CONFIG_SYS_SRIO2_MEM_VIRT 0xb0000000
  242. #ifdef CONFIG_PHYS_64BIT
  243. #define CONFIG_SYS_SRIO2_MEM_PHYS 0xc30000000ull
  244. #else
  245. #define CONFIG_SYS_SRIO2_MEM_PHYS 0xb0000000
  246. #endif
  247. #define CONFIG_SYS_SRIO2_MEM_SIZE 0x10000000 /* 256M */
  248. /*
  249. * for slave u-boot IMAGE instored in master memory space,
  250. * PHYS must be aligned based on the SIZE
  251. */
  252. #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_PHYS 0xfef200000ull
  253. #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS1 0xfff00000ull
  254. #define CONFIG_SRIO_PCIE_BOOT_IMAGE_SIZE 0x100000 /* 1M */
  255. #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS2 0x3fff00000ull
  256. /*
  257. * for slave UCODE and ENV instored in master memory space,
  258. * PHYS must be aligned based on the SIZE
  259. */
  260. #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_PHYS 0xfef100000ull
  261. #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_BUS 0x3ffe00000ull
  262. #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_SIZE 0x40000 /* 256K */
  263. /* slave core release by master*/
  264. #define CONFIG_SRIO_PCIE_BOOT_BRR_OFFSET 0xe00e4
  265. #define CONFIG_SRIO_PCIE_BOOT_RELEASE_MASK 0x00000001 /* release core 0 */
  266. /*
  267. * SRIO_PCIE_BOOT - SLAVE
  268. */
  269. #ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE
  270. #define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR 0xFFE00000
  271. #define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR_PHYS \
  272. (0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR)
  273. #endif
  274. /*
  275. * eSPI - Enhanced SPI
  276. */
  277. /*
  278. * General PCI
  279. * Memory space is mapped 1-1, but I/O space must start from 0.
  280. */
  281. /* controller 1, direct to uli, tgtid 3, Base address 20000 */
  282. #define CONFIG_SYS_PCIE1_MEM_VIRT 0x80000000
  283. #define CONFIG_SYS_PCIE1_MEM_PHYS 0xc00000000ull
  284. #define CONFIG_SYS_PCIE1_IO_VIRT 0xf8000000
  285. #define CONFIG_SYS_PCIE1_IO_PHYS 0xff8000000ull
  286. /* controller 2, Slot 2, tgtid 2, Base address 201000 */
  287. #define CONFIG_SYS_PCIE2_MEM_VIRT 0xa0000000
  288. #define CONFIG_SYS_PCIE2_MEM_PHYS 0xc20000000ull
  289. #define CONFIG_SYS_PCIE2_IO_VIRT 0xf8010000
  290. #define CONFIG_SYS_PCIE2_IO_PHYS 0xff8010000ull
  291. /* controller 3, Slot 1, tgtid 1, Base address 202000 */
  292. #define CONFIG_SYS_PCIE3_MEM_VIRT 0xc0000000
  293. #define CONFIG_SYS_PCIE3_MEM_PHYS 0xc40000000ull
  294. #define CONFIG_SYS_PCIE3_IO_VIRT 0xf8020000
  295. #define CONFIG_SYS_PCIE3_IO_PHYS 0xff8020000ull
  296. /* Qman/Bman */
  297. #define CONFIG_SYS_BMAN_NUM_PORTALS 10
  298. #define CONFIG_SYS_BMAN_MEM_BASE 0xf4000000
  299. #ifdef CONFIG_PHYS_64BIT
  300. #define CONFIG_SYS_BMAN_MEM_PHYS 0xff4000000ull
  301. #else
  302. #define CONFIG_SYS_BMAN_MEM_PHYS CONFIG_SYS_BMAN_MEM_BASE
  303. #endif
  304. #define CONFIG_SYS_BMAN_MEM_SIZE 0x00200000
  305. #define CONFIG_SYS_BMAN_SP_CENA_SIZE 0x4000
  306. #define CONFIG_SYS_BMAN_SP_CINH_SIZE 0x1000
  307. #define CONFIG_SYS_BMAN_CENA_BASE CONFIG_SYS_BMAN_MEM_BASE
  308. #define CONFIG_SYS_BMAN_CENA_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
  309. #define CONFIG_SYS_BMAN_CINH_BASE (CONFIG_SYS_BMAN_MEM_BASE + \
  310. CONFIG_SYS_BMAN_CENA_SIZE)
  311. #define CONFIG_SYS_BMAN_CINH_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
  312. #define CONFIG_SYS_BMAN_SWP_ISDR_REG 0xE08
  313. #define CONFIG_SYS_QMAN_NUM_PORTALS 10
  314. #define CONFIG_SYS_QMAN_MEM_BASE 0xf4200000
  315. #ifdef CONFIG_PHYS_64BIT
  316. #define CONFIG_SYS_QMAN_MEM_PHYS 0xff4200000ull
  317. #else
  318. #define CONFIG_SYS_QMAN_MEM_PHYS CONFIG_SYS_QMAN_MEM_BASE
  319. #endif
  320. #define CONFIG_SYS_QMAN_MEM_SIZE 0x00200000
  321. #define CONFIG_SYS_QMAN_SP_CENA_SIZE 0x4000
  322. #define CONFIG_SYS_QMAN_SP_CINH_SIZE 0x1000
  323. #define CONFIG_SYS_QMAN_CENA_BASE CONFIG_SYS_QMAN_MEM_BASE
  324. #define CONFIG_SYS_QMAN_CENA_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
  325. #define CONFIG_SYS_QMAN_CINH_BASE (CONFIG_SYS_QMAN_MEM_BASE + \
  326. CONFIG_SYS_QMAN_CENA_SIZE)
  327. #define CONFIG_SYS_QMAN_CINH_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
  328. #define CONFIG_SYS_QMAN_SWP_ISDR_REG 0xE08
  329. #define CONFIG_SYS_DPAA_FMAN
  330. #define CONFIG_SYS_DPAA_PME
  331. /* Default address of microcode for the Linux Fman driver */
  332. #if defined(CONFIG_SPIFLASH)
  333. /*
  334. * env is stored at 0x100000, sector size is 0x10000, ucode is stored after
  335. * env, so we got 0x110000.
  336. */
  337. #define CONFIG_SYS_FMAN_FW_ADDR 0x110000
  338. #elif defined(CONFIG_SDCARD)
  339. /*
  340. * PBL SD boot image should stored at 0x1000(8 blocks), the size of the image is
  341. * about 825KB (1650 blocks), Env is stored after the image, and the env size is
  342. * 0x2000 (16 blocks), 8 + 1650 + 16 = 1674, enlarge it to 1680.
  343. */
  344. #define CONFIG_SYS_FMAN_FW_ADDR (512 * 1680)
  345. #elif defined(CONFIG_MTD_RAW_NAND)
  346. #define CONFIG_SYS_FMAN_FW_ADDR (8 * CONFIG_SYS_NAND_BLOCK_SIZE)
  347. #elif defined(CONFIG_SRIO_PCIE_BOOT_SLAVE)
  348. /*
  349. * Slave has no ucode locally, it can fetch this from remote. When implementing
  350. * in two corenet boards, slave's ucode could be stored in master's memory
  351. * space, the address can be mapped from slave TLB->slave LAW->
  352. * slave SRIO or PCIE outbound window->master inbound window->
  353. * master LAW->the ucode address in master's memory space.
  354. */
  355. #define CONFIG_SYS_FMAN_FW_ADDR 0xFFE00000
  356. #else
  357. #define CONFIG_SYS_FMAN_FW_ADDR 0xEFF00000
  358. #endif
  359. #define CONFIG_SYS_QE_FMAN_FW_LENGTH 0x10000
  360. #define CONFIG_SYS_FDT_PAD (0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH)
  361. #ifdef CONFIG_PCI
  362. #define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
  363. #endif /* CONFIG_PCI */
  364. /* SATA */
  365. #define CONFIG_FSL_SATA_V2
  366. #ifdef CONFIG_FSL_SATA_V2
  367. #define CONFIG_SYS_SATA_MAX_DEVICE 2
  368. #define CONFIG_SATA1
  369. #define CONFIG_SYS_SATA1 CONFIG_SYS_MPC85xx_SATA1_ADDR
  370. #define CONFIG_SYS_SATA1_FLAGS FLAGS_DMA
  371. #define CONFIG_SATA2
  372. #define CONFIG_SYS_SATA2 CONFIG_SYS_MPC85xx_SATA2_ADDR
  373. #define CONFIG_SYS_SATA2_FLAGS FLAGS_DMA
  374. #define CONFIG_LBA48
  375. #endif
  376. #ifdef CONFIG_FMAN_ENET
  377. #define CONFIG_SYS_FM1_DTSEC1_PHY_ADDR 0x2
  378. #define CONFIG_SYS_FM1_DTSEC2_PHY_ADDR 0x3
  379. #define CONFIG_SYS_FM1_DTSEC3_PHY_ADDR 0x4
  380. #define CONFIG_SYS_FM1_DTSEC4_PHY_ADDR 0x1
  381. #define CONFIG_SYS_FM1_DTSEC5_PHY_ADDR 0x0
  382. #define CONFIG_SYS_FM1_DTSEC1_RISER_PHY_ADDR 0x1c
  383. #define CONFIG_SYS_FM1_DTSEC2_RISER_PHY_ADDR 0x1d
  384. #define CONFIG_SYS_FM1_DTSEC3_RISER_PHY_ADDR 0x1e
  385. #define CONFIG_SYS_FM1_DTSEC4_RISER_PHY_ADDR 0x1f
  386. #define CONFIG_SYS_FM1_10GEC1_PHY_ADDR 0
  387. #define CONFIG_SYS_TBIPA_VALUE 8
  388. #define CONFIG_ETHPRIME "FM1@DTSEC1"
  389. #endif
  390. /*
  391. * Environment
  392. */
  393. #define CONFIG_LOADS_ECHO /* echo on for serial download */
  394. #define CONFIG_SYS_LOADS_BAUD_CHANGE /* allow baudrate change */
  395. /*
  396. * USB
  397. */
  398. #define CONFIG_HAS_FSL_DR_USB
  399. #define CONFIG_HAS_FSL_MPH_USB
  400. #if defined(CONFIG_HAS_FSL_DR_USB) || defined(CONFIG_HAS_FSL_MPH_USB)
  401. #define CONFIG_USB_EHCI_FSL
  402. #define CONFIG_EHCI_HCD_INIT_AFTER_RESET
  403. #endif
  404. #ifdef CONFIG_MMC
  405. #define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC85xx_ESDHC_ADDR
  406. #define CONFIG_SYS_FSL_ESDHC_BROKEN_TIMEOUT
  407. #endif
  408. /*
  409. * Miscellaneous configurable options
  410. */
  411. #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
  412. /*
  413. * For booting Linux, the board info and command line data
  414. * have to be in the first 64 MB of memory, since this is
  415. * the maximum mapped by the Linux kernel during initialization.
  416. */
  417. #define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial Memory for Linux */
  418. #define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
  419. #ifdef CONFIG_CMD_KGDB
  420. #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
  421. #endif
  422. /*
  423. * Environment Configuration
  424. */
  425. #define CONFIG_ROOTPATH "/opt/nfsroot"
  426. #define CONFIG_BOOTFILE "uImage"
  427. #define CONFIG_UBOOTPATH u-boot.bin
  428. /* default location for tftp and bootm */
  429. #define CONFIG_LOADADDR 1000000
  430. #define __USB_PHY_TYPE utmi
  431. #define CONFIG_EXTRA_ENV_SETTINGS \
  432. "hwconfig=fsl_ddr:ctlr_intlv=cacheline," \
  433. "bank_intlv=cs0_cs1\0" \
  434. "netdev=eth0\0" \
  435. "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \
  436. "ubootaddr=" __stringify(CONFIG_SYS_TEXT_BASE) "\0" \
  437. "tftpflash=tftpboot $loadaddr $uboot && " \
  438. "protect off $ubootaddr +$filesize && " \
  439. "erase $ubootaddr +$filesize && " \
  440. "cp.b $loadaddr $ubootaddr $filesize && " \
  441. "protect on $ubootaddr +$filesize && " \
  442. "cmp.b $loadaddr $ubootaddr $filesize\0" \
  443. "consoledev=ttyS0\0" \
  444. "usb_phy_type=" __stringify(__USB_PHY_TYPE) "\0" \
  445. "usb_dr_mode=host\0" \
  446. "ramdiskaddr=2000000\0" \
  447. "ramdiskfile=p2041rdb/ramdisk.uboot\0" \
  448. "fdtaddr=1e00000\0" \
  449. "fdtfile=p2041rdb/p2041rdb.dtb\0" \
  450. "bdev=sda3\0"
  451. #define CONFIG_HDBOOT \
  452. "setenv bootargs root=/dev/$bdev rw " \
  453. "console=$consoledev,$baudrate $othbootargs;" \
  454. "tftp $loadaddr $bootfile;" \
  455. "tftp $fdtaddr $fdtfile;" \
  456. "bootm $loadaddr - $fdtaddr"
  457. #define CONFIG_NFSBOOTCOMMAND \
  458. "setenv bootargs root=/dev/nfs rw " \
  459. "nfsroot=$serverip:$rootpath " \
  460. "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
  461. "console=$consoledev,$baudrate $othbootargs;" \
  462. "tftp $loadaddr $bootfile;" \
  463. "tftp $fdtaddr $fdtfile;" \
  464. "bootm $loadaddr - $fdtaddr"
  465. #define CONFIG_RAMBOOTCOMMAND \
  466. "setenv bootargs root=/dev/ram rw " \
  467. "console=$consoledev,$baudrate $othbootargs;" \
  468. "tftp $ramdiskaddr $ramdiskfile;" \
  469. "tftp $loadaddr $bootfile;" \
  470. "tftp $fdtaddr $fdtfile;" \
  471. "bootm $loadaddr $ramdiskaddr $fdtaddr"
  472. #define CONFIG_BOOTCOMMAND CONFIG_HDBOOT
  473. #include <asm/fsl_secure_boot.h>
  474. #endif /* __CONFIG_H */