ls1088aqds.h 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576
  1. /* SPDX-License-Identifier: GPL-2.0+ */
  2. /*
  3. * Copyright 2017, 2020 NXP
  4. */
  5. #ifndef __LS1088A_QDS_H
  6. #define __LS1088A_QDS_H
  7. #include "ls1088a_common.h"
  8. #ifndef __ASSEMBLY__
  9. unsigned long get_board_sys_clk(void);
  10. unsigned long get_board_ddr_clk(void);
  11. #endif
  12. #ifdef CONFIG_TFABOOT
  13. #define CONFIG_SYS_MMC_ENV_DEV 0
  14. #define CONFIG_MISC_INIT_R
  15. #else
  16. #if defined(CONFIG_QSPI_BOOT)
  17. #elif defined(CONFIG_SD_BOOT)
  18. #define CONFIG_SYS_MMC_ENV_DEV 0
  19. #endif
  20. #endif
  21. #if defined(CONFIG_QSPI_BOOT) || defined(CONFIG_SD_BOOT_QSPI)
  22. #define CONFIG_QIXIS_I2C_ACCESS
  23. #define SYS_NO_FLASH
  24. #define CONFIG_SYS_CLK_FREQ 100000000
  25. #define CONFIG_DDR_CLK_FREQ 100000000
  26. #else
  27. #define CONFIG_QIXIS_I2C_ACCESS
  28. #ifndef CONFIG_DM_I2C
  29. #define CONFIG_SYS_I2C_EARLY_INIT
  30. #endif
  31. #define CONFIG_SYS_CLK_FREQ get_board_sys_clk()
  32. #define CONFIG_DDR_CLK_FREQ get_board_ddr_clk()
  33. #endif
  34. #define COUNTER_FREQUENCY_REAL (CONFIG_SYS_CLK_FREQ/4)
  35. #define COUNTER_FREQUENCY 25000000 /* 25MHz */
  36. #define CONFIG_DIMM_SLOTS_PER_CTLR 1
  37. #define CONFIG_DDR_SPD
  38. #define CONFIG_DDR_ECC
  39. #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER
  40. #define CONFIG_MEM_INIT_VALUE 0xdeadbeef
  41. #define SPD_EEPROM_ADDRESS 0x51
  42. #define CONFIG_SYS_SPD_BUS_NUM 0
  43. /*
  44. * IFC Definitions
  45. */
  46. #if !defined(CONFIG_QSPI_BOOT) && !defined(CONFIG_SD_BOOT_QSPI)
  47. #define CONFIG_SYS_NOR0_CSPR_EXT (0x0)
  48. #define CONFIG_SYS_NOR_AMASK IFC_AMASK(128*1024*1024)
  49. #define CONFIG_SYS_NOR_AMASK_EARLY IFC_AMASK(64*1024*1024)
  50. #define CONFIG_SYS_NOR0_CSPR \
  51. (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \
  52. CSPR_PORT_SIZE_16 | \
  53. CSPR_MSEL_NOR | \
  54. CSPR_V)
  55. #define CONFIG_SYS_NOR0_CSPR_EARLY \
  56. (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS_EARLY) | \
  57. CSPR_PORT_SIZE_16 | \
  58. CSPR_MSEL_NOR | \
  59. CSPR_V)
  60. #define CONFIG_SYS_NOR1_CSPR \
  61. (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH1_BASE_PHYS) | \
  62. CSPR_PORT_SIZE_16 | \
  63. CSPR_MSEL_NOR | \
  64. CSPR_V)
  65. #define CONFIG_SYS_NOR1_CSPR_EARLY \
  66. (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH1_BASE_PHYS_EARLY) | \
  67. CSPR_PORT_SIZE_16 | \
  68. CSPR_MSEL_NOR | \
  69. CSPR_V)
  70. #define CONFIG_SYS_NOR_CSOR CSOR_NOR_ADM_SHIFT(12)
  71. #define CONFIG_SYS_NOR_FTIM0 (FTIM0_NOR_TACSE(0x4) | \
  72. FTIM0_NOR_TEADC(0x5) | \
  73. FTIM0_NOR_TAVDS(0x6) | \
  74. FTIM0_NOR_TEAHC(0x5))
  75. #define CONFIG_SYS_NOR_FTIM1 (FTIM1_NOR_TACO(0x35) | \
  76. FTIM1_NOR_TRAD_NOR(0x1a) | \
  77. FTIM1_NOR_TSEQRAD_NOR(0x13))
  78. #define CONFIG_SYS_NOR_FTIM2 (FTIM2_NOR_TCS(0x8) | \
  79. FTIM2_NOR_TCH(0x8) | \
  80. FTIM2_NOR_TWPH(0xe) | \
  81. FTIM2_NOR_TWP(0x1c))
  82. #define CONFIG_SYS_NOR_FTIM3 0x04000000
  83. #define CONFIG_SYS_IFC_CCR 0x01000000
  84. #ifndef SYS_NO_FLASH
  85. #define CONFIG_SYS_FLASH_QUIET_TEST
  86. #define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
  87. #define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */
  88. #define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */
  89. #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
  90. #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
  91. #define CONFIG_SYS_FLASH_EMPTY_INFO
  92. #define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE,\
  93. CONFIG_SYS_FLASH_BASE + 0x40000000}
  94. #endif
  95. #endif
  96. #define CONFIG_NAND_FSL_IFC
  97. #define CONFIG_SYS_NAND_MAX_ECCPOS 256
  98. #define CONFIG_SYS_NAND_MAX_OOBFREE 2
  99. #define CONFIG_SYS_NAND_CSPR_EXT (0x0)
  100. #define CONFIG_SYS_NAND_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
  101. | CSPR_PORT_SIZE_8 /* Port Size = 8 bit */ \
  102. | CSPR_MSEL_NAND /* MSEL = NAND */ \
  103. | CSPR_V)
  104. #define CONFIG_SYS_NAND_AMASK IFC_AMASK(64 * 1024)
  105. #define CONFIG_SYS_NAND_CSOR (CSOR_NAND_ECC_ENC_EN /* ECC on encode */ \
  106. | CSOR_NAND_ECC_DEC_EN /* ECC on decode */ \
  107. | CSOR_NAND_ECC_MODE_4 /* 4-bit ECC */ \
  108. | CSOR_NAND_RAL_3 /* RAL = 3Byes */ \
  109. | CSOR_NAND_PGS_2K /* Page Size = 2K */ \
  110. | CSOR_NAND_SPRZ_64/* Spare size = 64 */ \
  111. | CSOR_NAND_PB(64)) /*Pages Per Block = 64*/
  112. #define CONFIG_SYS_NAND_ONFI_DETECTION
  113. /* ONFI NAND Flash mode0 Timing Params */
  114. #define CONFIG_SYS_NAND_FTIM0 (FTIM0_NAND_TCCST(0x07) | \
  115. FTIM0_NAND_TWP(0x18) | \
  116. FTIM0_NAND_TWCHT(0x07) | \
  117. FTIM0_NAND_TWH(0x0a))
  118. #define CONFIG_SYS_NAND_FTIM1 (FTIM1_NAND_TADLE(0x32) | \
  119. FTIM1_NAND_TWBE(0x39) | \
  120. FTIM1_NAND_TRR(0x0e) | \
  121. FTIM1_NAND_TRP(0x18))
  122. #define CONFIG_SYS_NAND_FTIM2 (FTIM2_NAND_TRAD(0x0f) | \
  123. FTIM2_NAND_TREH(0x0a) | \
  124. FTIM2_NAND_TWHRE(0x1e))
  125. #define CONFIG_SYS_NAND_FTIM3 0x0
  126. #define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE }
  127. #define CONFIG_SYS_MAX_NAND_DEVICE 1
  128. #define CONFIG_MTD_NAND_VERIFY_WRITE
  129. #define CONFIG_SYS_NAND_BLOCK_SIZE (128 * 1024)
  130. #define CONFIG_FSL_QIXIS
  131. #define CONFIG_SYS_I2C_FPGA_ADDR 0x66
  132. #define QIXIS_LBMAP_SWITCH 6
  133. #define QIXIS_QMAP_MASK 0xe0
  134. #define QIXIS_QMAP_SHIFT 5
  135. #define QIXIS_LBMAP_MASK 0x0f
  136. #define QIXIS_LBMAP_SHIFT 0
  137. #define QIXIS_LBMAP_DFLTBANK 0x0e
  138. #define QIXIS_LBMAP_ALTBANK 0x2e
  139. #define QIXIS_LBMAP_SD 0x00
  140. #define QIXIS_LBMAP_EMMC 0x00
  141. #define QIXIS_LBMAP_IFC 0x00
  142. #define QIXIS_LBMAP_SD_QSPI 0x0e
  143. #define QIXIS_LBMAP_QSPI 0x0e
  144. #define QIXIS_RCW_SRC_IFC 0x25
  145. #define QIXIS_RCW_SRC_SD 0x40
  146. #define QIXIS_RCW_SRC_EMMC 0x41
  147. #define QIXIS_RCW_SRC_QSPI 0x62
  148. #define QIXIS_RST_CTL_RESET 0x41
  149. #define QIXIS_RCFG_CTL_RECONFIG_IDLE 0x20
  150. #define QIXIS_RCFG_CTL_RECONFIG_START 0x21
  151. #define QIXIS_RCFG_CTL_WATCHDOG_ENBLE 0x08
  152. #define QIXIS_RST_FORCE_MEM 0x01
  153. #define QIXIS_STAT_PRES1 0xb
  154. #define QIXIS_SDID_MASK 0x07
  155. #define QIXIS_ESDHC_NO_ADAPTER 0x7
  156. #define CONFIG_SYS_FPGA_CSPR_EXT (0x0)
  157. #define CONFIG_SYS_FPGA_CSPR (CSPR_PHYS_ADDR(QIXIS_BASE_PHYS_EARLY) \
  158. | CSPR_PORT_SIZE_8 \
  159. | CSPR_MSEL_GPCM \
  160. | CSPR_V)
  161. #define SYS_FPGA_CSPR_FINAL (CSPR_PHYS_ADDR(QIXIS_BASE_PHYS) \
  162. | CSPR_PORT_SIZE_8 \
  163. | CSPR_MSEL_GPCM \
  164. | CSPR_V)
  165. #define SYS_FPGA_AMASK IFC_AMASK(64 * 1024)
  166. #if defined(CONFIG_QSPI_BOOT) || defined(CONFIG_SD_BOOT_QSPI)
  167. #define CONFIG_SYS_FPGA_CSOR CSOR_GPCM_ADM_SHIFT(0)
  168. #else
  169. #define CONFIG_SYS_FPGA_CSOR CSOR_GPCM_ADM_SHIFT(12)
  170. #endif
  171. /* QIXIS Timing parameters*/
  172. #define SYS_FPGA_CS_FTIM0 (FTIM0_GPCM_TACSE(0x0e) | \
  173. FTIM0_GPCM_TEADC(0x0e) | \
  174. FTIM0_GPCM_TEAHC(0x0e))
  175. #define SYS_FPGA_CS_FTIM1 (FTIM1_GPCM_TACO(0xff) | \
  176. FTIM1_GPCM_TRAD(0x3f))
  177. #define SYS_FPGA_CS_FTIM2 (FTIM2_GPCM_TCS(0xf) | \
  178. FTIM2_GPCM_TCH(0xf) | \
  179. FTIM2_GPCM_TWP(0x3E))
  180. #define SYS_FPGA_CS_FTIM3 0x0
  181. #ifdef CONFIG_TFABOOT
  182. #define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NOR0_CSPR_EXT
  183. #define CONFIG_SYS_CSPR0 CONFIG_SYS_NOR0_CSPR_EARLY
  184. #define CONFIG_SYS_CSPR0_FINAL CONFIG_SYS_NOR0_CSPR
  185. #define CONFIG_SYS_AMASK0 CONFIG_SYS_NOR_AMASK
  186. #define CONFIG_SYS_CSOR0 CONFIG_SYS_NOR_CSOR
  187. #define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NOR_FTIM0
  188. #define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NOR_FTIM1
  189. #define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NOR_FTIM2
  190. #define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NOR_FTIM3
  191. #define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NOR0_CSPR_EXT
  192. #define CONFIG_SYS_CSPR1 CONFIG_SYS_NOR1_CSPR_EARLY
  193. #define CONFIG_SYS_CSPR1_FINAL CONFIG_SYS_NOR1_CSPR
  194. #define CONFIG_SYS_AMASK1 CONFIG_SYS_NOR_AMASK_EARLY
  195. #define CONFIG_SYS_AMASK1_FINAL CONFIG_SYS_NOR_AMASK
  196. #define CONFIG_SYS_CSOR1 CONFIG_SYS_NOR_CSOR
  197. #define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NOR_FTIM0
  198. #define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NOR_FTIM1
  199. #define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NOR_FTIM2
  200. #define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NOR_FTIM3
  201. #define CONFIG_SYS_CSPR2_EXT CONFIG_SYS_NAND_CSPR_EXT
  202. #define CONFIG_SYS_CSPR2 CONFIG_SYS_NAND_CSPR
  203. #define CONFIG_SYS_AMASK2 CONFIG_SYS_NAND_AMASK
  204. #define CONFIG_SYS_CSOR2 CONFIG_SYS_NAND_CSOR
  205. #define CONFIG_SYS_CS2_FTIM0 CONFIG_SYS_NAND_FTIM0
  206. #define CONFIG_SYS_CS2_FTIM1 CONFIG_SYS_NAND_FTIM1
  207. #define CONFIG_SYS_CS2_FTIM2 CONFIG_SYS_NAND_FTIM2
  208. #define CONFIG_SYS_CS2_FTIM3 CONFIG_SYS_NAND_FTIM3
  209. #define CONFIG_SYS_CSPR3_EXT CONFIG_SYS_FPGA_CSPR_EXT
  210. #define CONFIG_SYS_CSPR3 CONFIG_SYS_FPGA_CSPR
  211. #define CONFIG_SYS_CSPR3_FINAL SYS_FPGA_CSPR_FINAL
  212. #define CONFIG_SYS_AMASK3 SYS_FPGA_AMASK
  213. #define CONFIG_SYS_CSOR3 CONFIG_SYS_FPGA_CSOR
  214. #define CONFIG_SYS_CS3_FTIM0 SYS_FPGA_CS_FTIM0
  215. #define CONFIG_SYS_CS3_FTIM1 SYS_FPGA_CS_FTIM1
  216. #define CONFIG_SYS_CS3_FTIM2 SYS_FPGA_CS_FTIM2
  217. #define CONFIG_SYS_CS3_FTIM3 SYS_FPGA_CS_FTIM3
  218. #else
  219. #if defined(CONFIG_QSPI_BOOT) || defined(CONFIG_SD_BOOT_QSPI)
  220. #define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NAND_CSPR_EXT
  221. #define CONFIG_SYS_CSPR0 CONFIG_SYS_NAND_CSPR
  222. #define CONFIG_SYS_AMASK0 CONFIG_SYS_NAND_AMASK
  223. #define CONFIG_SYS_CSOR0 CONFIG_SYS_NAND_CSOR
  224. #define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NAND_FTIM0
  225. #define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NAND_FTIM1
  226. #define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NAND_FTIM2
  227. #define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NAND_FTIM3
  228. #define CONFIG_SYS_CSPR2_EXT CONFIG_SYS_FPGA_CSPR_EXT
  229. #define CONFIG_SYS_CSPR2 CONFIG_SYS_FPGA_CSPR
  230. #define CONFIG_SYS_CSPR2_FINAL SYS_FPGA_CSPR_FINAL
  231. #define CONFIG_SYS_AMASK2 SYS_FPGA_AMASK
  232. #define CONFIG_SYS_CSOR2 CONFIG_SYS_FPGA_CSOR
  233. #define CONFIG_SYS_CS2_FTIM0 SYS_FPGA_CS_FTIM0
  234. #define CONFIG_SYS_CS2_FTIM1 SYS_FPGA_CS_FTIM1
  235. #define CONFIG_SYS_CS2_FTIM2 SYS_FPGA_CS_FTIM2
  236. #define CONFIG_SYS_CS2_FTIM3 SYS_FPGA_CS_FTIM3
  237. #else
  238. #define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NOR0_CSPR_EXT
  239. #define CONFIG_SYS_CSPR0 CONFIG_SYS_NOR0_CSPR_EARLY
  240. #define CONFIG_SYS_CSPR0_FINAL CONFIG_SYS_NOR0_CSPR
  241. #define CONFIG_SYS_AMASK0 CONFIG_SYS_NOR_AMASK
  242. #define CONFIG_SYS_CSOR0 CONFIG_SYS_NOR_CSOR
  243. #define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NOR_FTIM0
  244. #define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NOR_FTIM1
  245. #define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NOR_FTIM2
  246. #define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NOR_FTIM3
  247. #define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NOR0_CSPR_EXT
  248. #define CONFIG_SYS_CSPR1 CONFIG_SYS_NOR1_CSPR_EARLY
  249. #define CONFIG_SYS_CSPR1_FINAL CONFIG_SYS_NOR1_CSPR
  250. #define CONFIG_SYS_AMASK1 CONFIG_SYS_NOR_AMASK_EARLY
  251. #define CONFIG_SYS_AMASK1_FINAL CONFIG_SYS_NOR_AMASK
  252. #define CONFIG_SYS_CSOR1 CONFIG_SYS_NOR_CSOR
  253. #define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NOR_FTIM0
  254. #define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NOR_FTIM1
  255. #define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NOR_FTIM2
  256. #define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NOR_FTIM3
  257. #define CONFIG_SYS_CSPR2_EXT CONFIG_SYS_NAND_CSPR_EXT
  258. #define CONFIG_SYS_CSPR2 CONFIG_SYS_NAND_CSPR
  259. #define CONFIG_SYS_AMASK2 CONFIG_SYS_NAND_AMASK
  260. #define CONFIG_SYS_CSOR2 CONFIG_SYS_NAND_CSOR
  261. #define CONFIG_SYS_CS2_FTIM0 CONFIG_SYS_NAND_FTIM0
  262. #define CONFIG_SYS_CS2_FTIM1 CONFIG_SYS_NAND_FTIM1
  263. #define CONFIG_SYS_CS2_FTIM2 CONFIG_SYS_NAND_FTIM2
  264. #define CONFIG_SYS_CS2_FTIM3 CONFIG_SYS_NAND_FTIM3
  265. #define CONFIG_SYS_CSPR3_EXT CONFIG_SYS_FPGA_CSPR_EXT
  266. #define CONFIG_SYS_CSPR3 CONFIG_SYS_FPGA_CSPR
  267. #define CONFIG_SYS_CSPR3_FINAL SYS_FPGA_CSPR_FINAL
  268. #define CONFIG_SYS_AMASK3 SYS_FPGA_AMASK
  269. #define CONFIG_SYS_CSOR3 CONFIG_SYS_FPGA_CSOR
  270. #define CONFIG_SYS_CS3_FTIM0 SYS_FPGA_CS_FTIM0
  271. #define CONFIG_SYS_CS3_FTIM1 SYS_FPGA_CS_FTIM1
  272. #define CONFIG_SYS_CS3_FTIM2 SYS_FPGA_CS_FTIM2
  273. #define CONFIG_SYS_CS3_FTIM3 SYS_FPGA_CS_FTIM3
  274. #endif
  275. #endif
  276. #define CONFIG_SYS_LS_MC_BOOT_TIMEOUT_MS 5000
  277. /*
  278. * I2C bus multiplexer
  279. */
  280. #define I2C_MUX_PCA_ADDR_PRI 0x77
  281. #define I2C_MUX_PCA_ADDR_SEC 0x76 /* Secondary multiplexer */
  282. #define I2C_RETIMER_ADDR 0x18
  283. #define I2C_RETIMER_ADDR2 0x19
  284. #define I2C_MUX_CH_DEFAULT 0x8
  285. #define I2C_MUX_CH5 0xD
  286. #define I2C_MUX_CH_VOL_MONITOR 0xA
  287. /* Voltage monitor on channel 2*/
  288. #define I2C_VOL_MONITOR_ADDR 0x63
  289. #define I2C_VOL_MONITOR_BUS_V_OFFSET 0x2
  290. #define I2C_VOL_MONITOR_BUS_V_OVF 0x1
  291. #define I2C_VOL_MONITOR_BUS_V_SHIFT 3
  292. #define I2C_SVDD_MONITOR_ADDR 0x4F
  293. #define CONFIG_VID_FLS_ENV "ls1088aqds_vdd_mv"
  294. #define CONFIG_VID
  295. /* The lowest and highest voltage allowed for LS1088AQDS */
  296. #define VDD_MV_MIN 819
  297. #define VDD_MV_MAX 1212
  298. #define CONFIG_VOL_MONITOR_LTC3882_SET
  299. #define CONFIG_VOL_MONITOR_LTC3882_READ
  300. /* PM Bus commands code for LTC3882*/
  301. #define PMBUS_CMD_PAGE 0x0
  302. #define PMBUS_CMD_READ_VOUT 0x8B
  303. #define PMBUS_CMD_PAGE_PLUS_WRITE 0x05
  304. #define PMBUS_CMD_VOUT_COMMAND 0x21
  305. #define PWM_CHANNEL0 0x0
  306. /*
  307. * RTC configuration
  308. */
  309. #define RTC
  310. #define CONFIG_SYS_I2C_RTC_ADDR 0x51 /* Channel 3*/
  311. /* EEPROM */
  312. #define CONFIG_ID_EEPROM
  313. #define CONFIG_SYS_I2C_EEPROM_NXID
  314. #define CONFIG_SYS_EEPROM_BUS_NUM 0
  315. #define CONFIG_SYS_I2C_EEPROM_ADDR 0x57
  316. #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
  317. #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 3
  318. #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 5
  319. #ifdef CONFIG_FSL_DSPI
  320. #define CONFIG_SPI_FLASH_STMICRO
  321. #define CONFIG_SPI_FLASH_SST
  322. #define CONFIG_SPI_FLASH_EON
  323. #if !defined(CONFIG_TFABOOT) && \
  324. !defined(CONFIG_QSPI_BOOT) && !defined(CONFIG_SD_BOOT_QSPI)
  325. #endif
  326. #endif
  327. #ifdef CONFIG_SPL_BUILD
  328. #define CONFIG_SYS_MONITOR_BASE CONFIG_SPL_TEXT_BASE
  329. #else
  330. #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE
  331. #endif
  332. #define CONFIG_FSL_MEMAC
  333. /* MMC */
  334. #define CONFIG_SYS_FSL_MMC_HAS_CAPBLT_VS33
  335. #define CONFIG_ESDHC_DETECT_QUIRK ((readb(QIXIS_BASE + QIXIS_STAT_PRES1) & \
  336. QIXIS_SDID_MASK) != QIXIS_ESDHC_NO_ADAPTER)
  337. /* Initial environment variables */
  338. #ifdef CONFIG_NXP_ESBC
  339. #undef CONFIG_EXTRA_ENV_SETTINGS
  340. #define CONFIG_EXTRA_ENV_SETTINGS \
  341. "hwconfig=fsl_ddr:bank_intlv=auto\0" \
  342. "loadaddr=0x90100000\0" \
  343. "kernel_addr=0x100000\0" \
  344. "ramdisk_addr=0x800000\0" \
  345. "ramdisk_size=0x2000000\0" \
  346. "fdt_high=0xa0000000\0" \
  347. "initrd_high=0xffffffffffffffff\0" \
  348. "kernel_start=0x1000000\0" \
  349. "kernel_load=0xa0000000\0" \
  350. "kernel_size=0x2800000\0" \
  351. "mcinitcmd=sf probe 0:0;sf read 0xa0a00000 0xa00000 0x100000;" \
  352. "sf read 0xa0640000 0x640000 0x4000; esbc_validate 0xa0640000;" \
  353. "sf read 0xa0e00000 0xe00000 0x100000;" \
  354. "sf read 0xa0680000 0x680000 0x4000;esbc_validate 0xa0680000;" \
  355. "fsl_mc start mc 0xa0a00000 0xa0e00000\0" \
  356. "mcmemsize=0x70000000 \0"
  357. #else /* if !(CONFIG_NXP_ESBC) */
  358. #ifdef CONFIG_TFABOOT
  359. #define QSPI_MC_INIT_CMD \
  360. "sf probe 0:0;sf read 0x80000000 0xA00000 0x100000;" \
  361. "sf read 0x80100000 0xE00000 0x100000;" \
  362. "fsl_mc start mc 0x80000000 0x80100000\0"
  363. #define SD_MC_INIT_CMD \
  364. "mmcinfo;mmc read 0x80000000 0x5000 0x800;" \
  365. "mmc read 0x80100000 0x7000 0x800;" \
  366. "fsl_mc start mc 0x80000000 0x80100000\0"
  367. #define IFC_MC_INIT_CMD \
  368. "fsl_mc start mc 0x580A00000 0x580E00000\0"
  369. #undef CONFIG_EXTRA_ENV_SETTINGS
  370. #define CONFIG_EXTRA_ENV_SETTINGS \
  371. "hwconfig=fsl_ddr:bank_intlv=auto\0" \
  372. "loadaddr=0x90100000\0" \
  373. "kernel_addr=0x100000\0" \
  374. "kernel_addr_sd=0x800\0" \
  375. "ramdisk_addr=0x800000\0" \
  376. "ramdisk_size=0x2000000\0" \
  377. "fdt_high=0xa0000000\0" \
  378. "initrd_high=0xffffffffffffffff\0" \
  379. "kernel_start=0x1000000\0" \
  380. "kernel_start_sd=0x8000\0" \
  381. "kernel_load=0xa0000000\0" \
  382. "kernel_size=0x2800000\0" \
  383. "kernel_size_sd=0x14000\0" \
  384. "mcinitcmd=sf probe 0:0;sf read 0x80000000 0xA00000 0x100000;" \
  385. "sf read 0x80100000 0xE00000 0x100000;" \
  386. "fsl_mc start mc 0x80000000 0x80100000\0" \
  387. "mcmemsize=0x70000000 \0" \
  388. "BOARD=ls1088aqds\0" \
  389. "scriptaddr=0x80000000\0" \
  390. "scripthdraddr=0x80080000\0" \
  391. BOOTENV \
  392. "boot_scripts=ls1088aqds_boot.scr\0" \
  393. "boot_script_hdr=hdr_ls1088aqds_bs.out\0" \
  394. "scan_dev_for_boot_part=" \
  395. "part list ${devtype} ${devnum} devplist; " \
  396. "env exists devplist || setenv devplist 1; " \
  397. "for distro_bootpart in ${devplist}; do " \
  398. "if fstype ${devtype} " \
  399. "${devnum}:${distro_bootpart} " \
  400. "bootfstype; then " \
  401. "run scan_dev_for_boot; " \
  402. "fi; " \
  403. "done\0" \
  404. "boot_a_script=" \
  405. "load ${devtype} ${devnum}:${distro_bootpart} " \
  406. "${scriptaddr} ${prefix}${script}; " \
  407. "env exists secureboot && load ${devtype} " \
  408. "${devnum}:${distro_bootpart} " \
  409. "${scripthdraddr} ${prefix}${boot_script_hdr}; "\
  410. "env exists secureboot " \
  411. "&& esbc_validate ${scripthdraddr};" \
  412. "source ${scriptaddr}\0" \
  413. "qspi_bootcmd=echo Trying load from qspi..; " \
  414. "sf probe 0:0; " \
  415. "sf read 0x80001000 0xd00000 0x100000; " \
  416. "fsl_mc lazyapply dpl 0x80001000 && " \
  417. "sf read $kernel_load $kernel_start " \
  418. "$kernel_size && bootm $kernel_load#$BOARD\0" \
  419. "sd_bootcmd=echo Trying load from sd card..; " \
  420. "mmcinfo;mmc read 0x80001000 0x6800 0x800; "\
  421. "fsl_mc lazyapply dpl 0x80001000 && " \
  422. "mmc read $kernel_load $kernel_start_sd " \
  423. "$kernel_size_sd && bootm $kernel_load#$BOARD\0" \
  424. "nor_bootcmd=echo Trying load from nor..; " \
  425. "fsl_mc lazyapply dpl 0x580d00000 && " \
  426. "cp.b $kernel_start $kernel_load " \
  427. "$kernel_size && bootm $kernel_load#$BOARD\0"
  428. #else
  429. #if defined(CONFIG_QSPI_BOOT)
  430. #undef CONFIG_EXTRA_ENV_SETTINGS
  431. #define CONFIG_EXTRA_ENV_SETTINGS \
  432. "hwconfig=fsl_ddr:bank_intlv=auto\0" \
  433. "loadaddr=0x90100000\0" \
  434. "kernel_addr=0x100000\0" \
  435. "ramdisk_addr=0x800000\0" \
  436. "ramdisk_size=0x2000000\0" \
  437. "fdt_high=0xa0000000\0" \
  438. "initrd_high=0xffffffffffffffff\0" \
  439. "kernel_start=0x1000000\0" \
  440. "kernel_load=0xa0000000\0" \
  441. "kernel_size=0x2800000\0" \
  442. "mcinitcmd=sf probe 0:0;sf read 0x80000000 0xA00000 0x100000;" \
  443. "sf read 0x80100000 0xE00000 0x100000;" \
  444. "fsl_mc start mc 0x80000000 0x80100000\0" \
  445. "mcmemsize=0x70000000 \0"
  446. #elif defined(CONFIG_SD_BOOT)
  447. #undef CONFIG_EXTRA_ENV_SETTINGS
  448. #define CONFIG_EXTRA_ENV_SETTINGS \
  449. "hwconfig=fsl_ddr:bank_intlv=auto\0" \
  450. "loadaddr=0x90100000\0" \
  451. "kernel_addr=0x800\0" \
  452. "ramdisk_addr=0x800000\0" \
  453. "ramdisk_size=0x2000000\0" \
  454. "fdt_high=0xa0000000\0" \
  455. "initrd_high=0xffffffffffffffff\0" \
  456. "kernel_start=0x8000\0" \
  457. "kernel_load=0xa0000000\0" \
  458. "kernel_size=0x14000\0" \
  459. "mcinitcmd=mmcinfo;mmc read 0x80000000 0x5000 0x800;" \
  460. "mmc read 0x80100000 0x7000 0x800;" \
  461. "fsl_mc start mc 0x80000000 0x80100000\0" \
  462. "mcmemsize=0x70000000 \0"
  463. #else /* NOR BOOT */
  464. #undef CONFIG_EXTRA_ENV_SETTINGS
  465. #define CONFIG_EXTRA_ENV_SETTINGS \
  466. "hwconfig=fsl_ddr:bank_intlv=auto\0" \
  467. "loadaddr=0x90100000\0" \
  468. "kernel_addr=0x100000\0" \
  469. "ramdisk_addr=0x800000\0" \
  470. "ramdisk_size=0x2000000\0" \
  471. "fdt_high=0xa0000000\0" \
  472. "initrd_high=0xffffffffffffffff\0" \
  473. "kernel_start=0x1000000\0" \
  474. "kernel_load=0xa0000000\0" \
  475. "kernel_size=0x2800000\0" \
  476. "mcinitcmd=fsl_mc start mc 0x580A00000 0x580E00000\0" \
  477. "mcmemsize=0x70000000 \0"
  478. #endif
  479. #endif /* CONFIG_TFABOOT */
  480. #endif /* CONFIG_NXP_ESBC */
  481. #ifdef CONFIG_TFABOOT
  482. #define QSPI_NOR_BOOTCOMMAND "run distro_bootcmd; run qspi_bootcmd; " \
  483. "env exists secureboot && esbc_halt;;"
  484. #define IFC_NOR_BOOTCOMMAND "run distro_bootcmd; run nor_bootcmd; " \
  485. "env exists secureboot && esbc_halt;;"
  486. #define SD_BOOTCOMMAND "run distro_bootcmd; run sd_bootcmd; " \
  487. "env exists secureboot && esbc_halt;;"
  488. #endif
  489. #ifdef CONFIG_FSL_MC_ENET
  490. #define CONFIG_FSL_MEMAC
  491. #define RGMII_PHY1_ADDR 0x1
  492. #define RGMII_PHY2_ADDR 0x2
  493. #define SGMII_CARD_PORT1_PHY_ADDR 0x1C
  494. #define SGMII_CARD_PORT2_PHY_ADDR 0x1d
  495. #define SGMII_CARD_PORT3_PHY_ADDR 0x1E
  496. #define SGMII_CARD_PORT4_PHY_ADDR 0x1F
  497. #define XQSGMII_CARD_PHY1_PORT0_ADDR 0x0
  498. #define XQSGMII_CARD_PHY1_PORT1_ADDR 0x1
  499. #define XQSGMII_CARD_PHY1_PORT2_ADDR 0x2
  500. #define XQSGMII_CARD_PHY1_PORT3_ADDR 0x3
  501. #define XQSGMII_CARD_PHY2_PORT0_ADDR 0x4
  502. #define XQSGMII_CARD_PHY2_PORT1_ADDR 0x5
  503. #define XQSGMII_CARD_PHY2_PORT2_ADDR 0x6
  504. #define XQSGMII_CARD_PHY2_PORT3_ADDR 0x7
  505. #define XQSGMII_CARD_PHY3_PORT0_ADDR 0x8
  506. #define XQSGMII_CARD_PHY3_PORT1_ADDR 0x9
  507. #define XQSGMII_CARD_PHY3_PORT2_ADDR 0xa
  508. #define XQSGMII_CARD_PHY3_PORT3_ADDR 0xb
  509. #define XQSGMII_CARD_PHY4_PORT0_ADDR 0xc
  510. #define XQSGMII_CARD_PHY4_PORT1_ADDR 0xd
  511. #define XQSGMII_CARD_PHY4_PORT2_ADDR 0xe
  512. #define XQSGMII_CARD_PHY4_PORT3_ADDR 0xf
  513. #define CONFIG_ETHPRIME "DPMAC1@xgmii"
  514. #define CONFIG_PHY_GIGE /* Include GbE speed/duplex detection */
  515. #endif
  516. #define BOOT_TARGET_DEVICES(func) \
  517. func(USB, usb, 0) \
  518. func(MMC, mmc, 0) \
  519. func(SCSI, scsi, 0) \
  520. func(DHCP, dhcp, na)
  521. #include <config_distro_bootcmd.h>
  522. #include <asm/fsl_secure_boot.h>
  523. #endif /* __LS1088A_QDS_H */