MPC8349EMDS.h 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369
  1. /* SPDX-License-Identifier: GPL-2.0+ */
  2. /*
  3. * (C) Copyright 2006-2010
  4. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  5. */
  6. /*
  7. * mpc8349emds board configuration file
  8. *
  9. */
  10. #ifndef __CONFIG_H
  11. #define __CONFIG_H
  12. /*
  13. * High Level Configuration Options
  14. */
  15. #define CONFIG_E300 1 /* E300 Family */
  16. #undef CONFIG_SYS_DRAM_TEST /* memory test, takes time */
  17. /*
  18. * DDR Setup
  19. */
  20. #define CONFIG_DDR_ECC /* support DDR ECC function */
  21. #define CONFIG_DDR_ECC_CMD /* use DDR ECC user commands */
  22. #define CONFIG_SPD_EEPROM /* use SPD EEPROM for DDR setup*/
  23. /*
  24. * SYS_FSL_DDR2 is selected in Kconfig to use unified DDR driver
  25. * unselect it to use old spd_sdram.c
  26. */
  27. #define CONFIG_SYS_SPD_BUS_NUM 0
  28. #define SPD_EEPROM_ADDRESS1 0x52
  29. #define SPD_EEPROM_ADDRESS2 0x51
  30. #define CONFIG_DIMM_SLOTS_PER_CTLR 2
  31. #define CONFIG_CHIP_SELECTS_PER_CTRL (2 * CONFIG_DIMM_SLOTS_PER_CTLR)
  32. #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER
  33. #define CONFIG_MEM_INIT_VALUE 0xDeadBeef
  34. /*
  35. * 32-bit data path mode.
  36. *
  37. * Please note that using this mode for devices with the real density of 64-bit
  38. * effectively reduces the amount of available memory due to the effect of
  39. * wrapping around while translating address to row/columns, for example in the
  40. * 256MB module the upper 128MB get aliased with contents of the lower
  41. * 128MB); normally this define should be used for devices with real 32-bit
  42. * data path.
  43. */
  44. #undef CONFIG_DDR_32BIT
  45. #define CONFIG_SYS_SDRAM_BASE 0x00000000 /* DDR is system memory*/
  46. #define CONFIG_SYS_DDR_SDRAM_CLK_CNTL (DDR_SDRAM_CLK_CNTL_SS_EN \
  47. | DDR_SDRAM_CLK_CNTL_CLK_ADJUST_05)
  48. #undef CONFIG_DDR_2T_TIMING
  49. /*
  50. * DDRCDR - DDR Control Driver Register
  51. */
  52. #define CONFIG_SYS_DDRCDR_VALUE 0x80080001
  53. #if defined(CONFIG_SPD_EEPROM)
  54. /*
  55. * Determine DDR configuration from I2C interface.
  56. */
  57. #define SPD_EEPROM_ADDRESS 0x51 /* DDR DIMM */
  58. #else
  59. /*
  60. * Manually set up DDR parameters
  61. */
  62. #define CONFIG_SYS_DDR_SIZE 256 /* MB */
  63. #if defined(CONFIG_DDR_II)
  64. #define CONFIG_SYS_DDRCDR 0x80080001
  65. #define CONFIG_SYS_DDR_CS2_BNDS 0x0000000f
  66. #define CONFIG_SYS_DDR_CS2_CONFIG 0x80330102
  67. #define CONFIG_SYS_DDR_TIMING_0 0x00220802
  68. #define CONFIG_SYS_DDR_TIMING_1 0x38357322
  69. #define CONFIG_SYS_DDR_TIMING_2 0x2f9048c8
  70. #define CONFIG_SYS_DDR_TIMING_3 0x00000000
  71. #define CONFIG_SYS_DDR_CLK_CNTL 0x02000000
  72. #define CONFIG_SYS_DDR_MODE 0x47d00432
  73. #define CONFIG_SYS_DDR_MODE2 0x8000c000
  74. #define CONFIG_SYS_DDR_INTERVAL 0x03cf0080
  75. #define CONFIG_SYS_DDR_SDRAM_CFG 0x43000000
  76. #define CONFIG_SYS_DDR_SDRAM_CFG2 0x00401000
  77. #else
  78. #define CONFIG_SYS_DDR_CS2_CONFIG (CSCONFIG_EN \
  79. | CSCONFIG_ROW_BIT_13 \
  80. | CSCONFIG_COL_BIT_10)
  81. #define CONFIG_SYS_DDR_TIMING_1 0x36332321
  82. #define CONFIG_SYS_DDR_TIMING_2 0x00000800 /* P9-45,may need tuning */
  83. #define CONFIG_SYS_DDR_CONTROL 0xc2000000 /* unbuffered,no DYN_PWR */
  84. #define CONFIG_SYS_DDR_INTERVAL 0x04060100 /* autocharge,no open page */
  85. #if defined(CONFIG_DDR_32BIT)
  86. /* set burst length to 8 for 32-bit data path */
  87. /* DLL,normal,seq,4/2.5, 8 burst len */
  88. #define CONFIG_SYS_DDR_MODE 0x00000023
  89. #else
  90. /* the default burst length is 4 - for 64-bit data path */
  91. /* DLL,normal,seq,4/2.5, 4 burst len */
  92. #define CONFIG_SYS_DDR_MODE 0x00000022
  93. #endif
  94. #endif
  95. #endif
  96. /*
  97. * SDRAM on the Local Bus
  98. */
  99. #define CONFIG_SYS_LBC_SDRAM_BASE 0xF0000000 /* Localbus SDRAM */
  100. #define CONFIG_SYS_LBC_SDRAM_SIZE 64 /* LBC SDRAM is 64MB */
  101. /*
  102. * FLASH on the Local Bus
  103. */
  104. #define CONFIG_SYS_FLASH_BASE 0xFE000000 /* start of FLASH */
  105. #define CONFIG_SYS_FLASH_SIZE 32 /* max flash size in MB */
  106. #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
  107. #define CONFIG_SYS_MAX_FLASH_SECT 256 /* max sectors per device */
  108. #undef CONFIG_SYS_FLASH_CHECKSUM
  109. #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
  110. #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
  111. #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
  112. #if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
  113. #define CONFIG_SYS_RAMBOOT
  114. #else
  115. #undef CONFIG_SYS_RAMBOOT
  116. #endif
  117. /*
  118. * BCSR register on local bus 32KB, 8-bit wide for MDS config reg
  119. */
  120. #define CONFIG_SYS_BCSR 0xE2400000
  121. /* Access window base at BCSR base */
  122. #define CONFIG_SYS_INIT_RAM_LOCK 1
  123. #define CONFIG_SYS_INIT_RAM_ADDR 0xFD000000 /* Initial RAM addr */
  124. #define CONFIG_SYS_INIT_RAM_SIZE 0x1000 /* Size of used area in RAM*/
  125. #define CONFIG_SYS_GBL_DATA_OFFSET \
  126. (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
  127. #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
  128. #define CONFIG_SYS_MONITOR_LEN (512 * 1024) /* Reserve 512 kB for Mon */
  129. #define CONFIG_SYS_MALLOC_LEN (256 * 1024) /* Reserved for malloc */
  130. /*
  131. * Serial Port
  132. */
  133. #define CONFIG_SYS_NS16550_SERIAL
  134. #define CONFIG_SYS_NS16550_REG_SIZE 1
  135. #define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
  136. #define CONFIG_SYS_BAUDRATE_TABLE \
  137. {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 115200}
  138. #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_IMMR+0x4500)
  139. #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_IMMR+0x4600)
  140. /* I2C */
  141. #define CONFIG_SYS_I2C_LEGACY
  142. #define CONFIG_SYS_I2C_FSL
  143. #define CONFIG_SYS_FSL_I2C_SPEED 400000
  144. #define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
  145. #define CONFIG_SYS_FSL_I2C_OFFSET 0x3000
  146. #define CONFIG_SYS_FSL_I2C2_SPEED 400000
  147. #define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F
  148. #define CONFIG_SYS_FSL_I2C2_OFFSET 0x3100
  149. #define CONFIG_SYS_I2C_NOPROBES { {0, 0x69} }
  150. /* SPI */
  151. #undef CONFIG_SOFT_SPI /* SPI bit-banged */
  152. /* GPIOs. Used as SPI chip selects */
  153. #define CONFIG_SYS_GPIO1_PRELIM
  154. #define CONFIG_SYS_GPIO1_DIR 0xC0000000 /* SPI CS on 0, LED on 1 */
  155. #define CONFIG_SYS_GPIO1_DAT 0xC0000000 /* Both are active LOW */
  156. /* TSEC */
  157. #define CONFIG_SYS_TSEC1_OFFSET 0x24000
  158. #define CONFIG_SYS_TSEC1 (CONFIG_SYS_IMMR+CONFIG_SYS_TSEC1_OFFSET)
  159. #define CONFIG_SYS_TSEC2_OFFSET 0x25000
  160. #define CONFIG_SYS_TSEC2 (CONFIG_SYS_IMMR+CONFIG_SYS_TSEC2_OFFSET)
  161. /* USB */
  162. #define CONFIG_SYS_USE_MPC834XSYS_USB_PHY 1 /* Use SYS board PHY */
  163. /*
  164. * General PCI
  165. * Addresses are mapped 1-1.
  166. */
  167. #define CONFIG_SYS_PCI1_MEM_BASE 0x80000000
  168. #define CONFIG_SYS_PCI1_MEM_PHYS CONFIG_SYS_PCI1_MEM_BASE
  169. #define CONFIG_SYS_PCI1_MEM_SIZE 0x10000000 /* 256M */
  170. #define CONFIG_SYS_PCI1_MMIO_BASE 0x90000000
  171. #define CONFIG_SYS_PCI1_MMIO_PHYS CONFIG_SYS_PCI1_MMIO_BASE
  172. #define CONFIG_SYS_PCI1_MMIO_SIZE 0x10000000 /* 256M */
  173. #define CONFIG_SYS_PCI1_IO_BASE 0x00000000
  174. #define CONFIG_SYS_PCI1_IO_PHYS 0xE2000000
  175. #define CONFIG_SYS_PCI1_IO_SIZE 0x00100000 /* 1M */
  176. #define CONFIG_SYS_PCI2_MEM_BASE 0xA0000000
  177. #define CONFIG_SYS_PCI2_MEM_PHYS CONFIG_SYS_PCI2_MEM_BASE
  178. #define CONFIG_SYS_PCI2_MEM_SIZE 0x10000000 /* 256M */
  179. #define CONFIG_SYS_PCI2_MMIO_BASE 0xB0000000
  180. #define CONFIG_SYS_PCI2_MMIO_PHYS CONFIG_SYS_PCI2_MMIO_BASE
  181. #define CONFIG_SYS_PCI2_MMIO_SIZE 0x10000000 /* 256M */
  182. #define CONFIG_SYS_PCI2_IO_BASE 0x00000000
  183. #define CONFIG_SYS_PCI2_IO_PHYS 0xE2100000
  184. #define CONFIG_SYS_PCI2_IO_SIZE 0x00100000 /* 1M */
  185. #if defined(CONFIG_PCI)
  186. #define CONFIG_83XX_PCI_STREAMING
  187. #if !defined(CONFIG_PCI_PNP)
  188. #define PCI_ENET0_IOADDR 0xFIXME
  189. #define PCI_ENET0_MEMADDR 0xFIXME
  190. #define PCI_IDSEL_NUMBER 0x0c /* slot0->3(IDSEL)=12->15 */
  191. #endif
  192. #undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
  193. #endif /* CONFIG_PCI */
  194. /*
  195. * TSEC configuration
  196. */
  197. #if defined(CONFIG_TSEC_ENET)
  198. #define CONFIG_GMII 1 /* MII PHY management */
  199. #define CONFIG_TSEC1 1
  200. #define CONFIG_TSEC1_NAME "TSEC0"
  201. #define CONFIG_TSEC2 1
  202. #define CONFIG_TSEC2_NAME "TSEC1"
  203. #define TSEC1_PHY_ADDR 0
  204. #define TSEC2_PHY_ADDR 1
  205. #define TSEC1_PHYIDX 0
  206. #define TSEC2_PHYIDX 0
  207. #define TSEC1_FLAGS TSEC_GIGABIT
  208. #define TSEC2_FLAGS TSEC_GIGABIT
  209. /* Options are: TSEC[0-1] */
  210. #define CONFIG_ETHPRIME "TSEC0"
  211. #endif /* CONFIG_TSEC_ENET */
  212. /*
  213. * Configure on-board RTC
  214. */
  215. #define CONFIG_RTC_DS1374 /* use ds1374 rtc via i2c */
  216. #define CONFIG_SYS_I2C_RTC_ADDR 0x68 /* at address 0x68 */
  217. /*
  218. * Environment
  219. */
  220. #ifndef CONFIG_SYS_RAMBOOT
  221. /* Address and size of Redundant Environment Sector */
  222. #endif
  223. #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
  224. #define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
  225. /*
  226. * BOOTP options
  227. */
  228. #define CONFIG_BOOTP_BOOTFILESIZE
  229. #undef CONFIG_WATCHDOG /* watchdog disabled */
  230. /*
  231. * Miscellaneous configurable options
  232. */
  233. #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
  234. /*
  235. * For booting Linux, the board info and command line data
  236. * have to be in the first 256 MB of memory, since this is
  237. * the maximum mapped by the Linux kernel during initialization.
  238. */
  239. /* Initial Memory map for Linux*/
  240. #define CONFIG_SYS_BOOTMAPSZ (256 << 20)
  241. #define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
  242. #define CONFIG_SYS_RCWH_PCIHOST 0x80000000 /* PCIHOST */
  243. /*
  244. * System performance
  245. */
  246. #define CONFIG_SYS_SCCR_TSEC1CM 1 /* TSEC1 clock mode (0-3) */
  247. #define CONFIG_SYS_SCCR_TSEC2CM 1 /* TSEC2 & I2C0 clock mode (0-3) */
  248. /* System IO Config */
  249. #define CONFIG_SYS_SICRH 0
  250. #define CONFIG_SYS_SICRL SICRL_LDP_A
  251. #if defined(CONFIG_CMD_KGDB)
  252. #define CONFIG_KGDB_BAUDRATE 230400 /* speed of kgdb serial port */
  253. #endif
  254. /*
  255. * Environment Configuration
  256. */
  257. #if defined(CONFIG_TSEC_ENET)
  258. #define CONFIG_HAS_ETH1
  259. #define CONFIG_HAS_ETH0
  260. #endif
  261. #define CONFIG_HOSTNAME "mpc8349emds"
  262. #define CONFIG_ROOTPATH "/nfsroot/rootfs"
  263. #define CONFIG_BOOTFILE "uImage"
  264. #define CONFIG_LOADADDR 800000 /* default location for tftp and bootm */
  265. #define CONFIG_EXTRA_ENV_SETTINGS \
  266. "netdev=eth0\0" \
  267. "hostname=mpc8349emds\0" \
  268. "nfsargs=setenv bootargs root=/dev/nfs rw " \
  269. "nfsroot=${serverip}:${rootpath}\0" \
  270. "ramargs=setenv bootargs root=/dev/ram rw\0" \
  271. "addip=setenv bootargs ${bootargs} " \
  272. "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
  273. ":${hostname}:${netdev}:off panic=1\0" \
  274. "addtty=setenv bootargs ${bootargs} console=ttyS0,${baudrate}\0"\
  275. "flash_nfs=run nfsargs addip addtty;" \
  276. "bootm ${kernel_addr}\0" \
  277. "flash_self=run ramargs addip addtty;" \
  278. "bootm ${kernel_addr} ${ramdisk_addr}\0" \
  279. "net_nfs=tftp 200000 ${bootfile};run nfsargs addip addtty;" \
  280. "bootm\0" \
  281. "load=tftp 100000 /tftpboot/mpc8349emds/u-boot.bin\0" \
  282. "update=protect off fe000000 fe03ffff; " \
  283. "era fe000000 fe03ffff; cp.b 100000 fe000000 ${filesize}\0"\
  284. "upd=run load update\0" \
  285. "fdtaddr=780000\0" \
  286. "fdtfile=mpc834x_mds.dtb\0" \
  287. ""
  288. #define CONFIG_NFSBOOTCOMMAND \
  289. "setenv bootargs root=/dev/nfs rw " \
  290. "nfsroot=$serverip:$rootpath " \
  291. "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:" \
  292. "$netdev:off " \
  293. "console=$consoledev,$baudrate $othbootargs;" \
  294. "tftp $loadaddr $bootfile;" \
  295. "tftp $fdtaddr $fdtfile;" \
  296. "bootm $loadaddr - $fdtaddr"
  297. #define CONFIG_RAMBOOTCOMMAND \
  298. "setenv bootargs root=/dev/ram rw " \
  299. "console=$consoledev,$baudrate $othbootargs;" \
  300. "tftp $ramdiskaddr $ramdiskfile;" \
  301. "tftp $loadaddr $bootfile;" \
  302. "tftp $fdtaddr $fdtfile;" \
  303. "bootm $loadaddr $ramdiskaddr $fdtaddr"
  304. #define CONFIG_BOOTCOMMAND "run flash_self"
  305. #endif /* __CONFIG_H */