maxbcm.h 1.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172
  1. /* SPDX-License-Identifier: GPL-2.0+ */
  2. /*
  3. * Copyright (C) 2014 Stefan Roese <sr@denx.de>
  4. */
  5. #ifndef _CONFIG_DB_MV7846MP_GP_H
  6. #define _CONFIG_DB_MV7846MP_GP_H
  7. /*
  8. * High Level Configuration Options (easy to change)
  9. */
  10. /*
  11. * TEXT_BASE needs to be below 16MiB, since this area is scrubbed
  12. * for DDR ECC byte filling in the SPL before loading the main
  13. * U-Boot into it.
  14. */
  15. #define CONFIG_SYS_TCLK 250000000 /* 250MHz */
  16. /* I2C */
  17. #define CONFIG_SYS_I2C
  18. #define CONFIG_SYS_I2C_MVTWSI
  19. #define CONFIG_I2C_MVTWSI_BASE0 MVEBU_TWSI_BASE
  20. #define CONFIG_SYS_I2C_SLAVE 0x0
  21. #define CONFIG_SYS_I2C_SPEED 100000
  22. /* SPI NOR flash default params, used by sf commands */
  23. /* Environment in SPI NOR flash */
  24. #define PHY_ANEG_TIMEOUT 8000 /* PHY needs a longer aneg time */
  25. /*
  26. * mv-common.h should be defined after CMD configs since it used them
  27. * to enable certain macros
  28. */
  29. #include "mv-common.h"
  30. /*
  31. * Memory layout while starting into the bin_hdr via the
  32. * BootROM:
  33. *
  34. * 0x4000.4000 - 0x4003.4000 headers space (192KiB)
  35. * 0x4000.4030 bin_hdr start address
  36. * 0x4003.4000 - 0x4004.7c00 BootROM memory allocations (15KiB)
  37. * 0x4007.fffc BootROM stack top
  38. *
  39. * The address space between 0x4007.fffc and 0x400f.fff is not locked in
  40. * L2 cache thus cannot be used.
  41. */
  42. /* SPL */
  43. /* Defines for SPL */
  44. #define CONFIG_SPL_MAX_SIZE ((128 << 10) - 0x4030)
  45. #define CONFIG_SPL_BSS_START_ADDR (0x40000000 + (128 << 10))
  46. #define CONFIG_SPL_BSS_MAX_SIZE (16 << 10)
  47. #ifdef CONFIG_SPL_BUILD
  48. #define CONFIG_SYS_MALLOC_SIMPLE
  49. #endif
  50. #define CONFIG_SPL_STACK (0x40000000 + ((192 - 16) << 10))
  51. #define CONFIG_SPL_BOOTROM_SAVE (CONFIG_SPL_STACK + 4)
  52. /* SPL related SPI defines */
  53. /* Enable DDR support in SPL (DDR3 training from Marvell bin_hdr) */
  54. #define CONFIG_DDR_FIXED_SIZE (1 << 20) /* 1GiB */
  55. #define CONFIG_BOARD_ECC_SUPPORT /* this board supports ECC */
  56. #endif /* _CONFIG_DB_MV7846MP_GP_H */