ddr.c 4.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182
  1. // SPDX-License-Identifier: GPL-2.0+
  2. /*
  3. * Copyright 2015 Freescale Semiconductor, Inc.
  4. */
  5. #include <common.h>
  6. #include <fsl_ddr_sdram.h>
  7. #include <fsl_ddr_dimm_params.h>
  8. #include <log.h>
  9. #include <asm/arch/soc.h>
  10. #include <asm/arch/clock.h>
  11. #include "ddr.h"
  12. DECLARE_GLOBAL_DATA_PTR;
  13. void fsl_ddr_board_options(memctl_options_t *popts,
  14. dimm_params_t *pdimm,
  15. unsigned int ctrl_num)
  16. {
  17. #ifdef CONFIG_SYS_FSL_HAS_DP_DDR
  18. u8 dq_mapping_0, dq_mapping_2, dq_mapping_3;
  19. #endif
  20. const struct board_specific_parameters *pbsp, *pbsp_highest = NULL;
  21. ulong ddr_freq;
  22. int slot;
  23. if (ctrl_num > 2) {
  24. printf("Not supported controller number %d\n", ctrl_num);
  25. return;
  26. }
  27. for (slot = 0; slot < CONFIG_DIMM_SLOTS_PER_CTLR; slot++) {
  28. if (pdimm[slot].n_ranks)
  29. break;
  30. }
  31. if (slot >= CONFIG_DIMM_SLOTS_PER_CTLR)
  32. return;
  33. /*
  34. * we use identical timing for all slots. If needed, change the code
  35. * to pbsp = rdimms[ctrl_num] or pbsp = udimms[ctrl_num];
  36. */
  37. if (popts->registered_dimm_en)
  38. pbsp = rdimms[ctrl_num];
  39. else
  40. pbsp = udimms[ctrl_num];
  41. /* Get clk_adjust, wrlvl_start, wrlvl_ctl, according to the board ddr
  42. * freqency and n_banks specified in board_specific_parameters table.
  43. */
  44. ddr_freq = get_ddr_freq(ctrl_num) / 1000000;
  45. while (pbsp->datarate_mhz_high) {
  46. if (pbsp->n_ranks == pdimm[slot].n_ranks &&
  47. (pdimm[slot].rank_density >> 30) >= pbsp->rank_gb) {
  48. if (ddr_freq <= pbsp->datarate_mhz_high) {
  49. popts->clk_adjust = pbsp->clk_adjust;
  50. popts->wrlvl_start = pbsp->wrlvl_start;
  51. popts->wrlvl_ctl_2 = pbsp->wrlvl_ctl_2;
  52. popts->wrlvl_ctl_3 = pbsp->wrlvl_ctl_3;
  53. goto found;
  54. }
  55. pbsp_highest = pbsp;
  56. }
  57. pbsp++;
  58. }
  59. if (pbsp_highest) {
  60. printf("Error: board specific timing not found for data rate %lu MT/s\n"
  61. "Trying to use the highest speed (%u) parameters\n",
  62. ddr_freq, pbsp_highest->datarate_mhz_high);
  63. popts->clk_adjust = pbsp_highest->clk_adjust;
  64. popts->wrlvl_start = pbsp_highest->wrlvl_start;
  65. popts->wrlvl_ctl_2 = pbsp->wrlvl_ctl_2;
  66. popts->wrlvl_ctl_3 = pbsp->wrlvl_ctl_3;
  67. } else {
  68. panic("DIMM is not supported by this board");
  69. }
  70. found:
  71. debug("Found timing match: n_ranks %d, data rate %d, rank_gb %d\n"
  72. "\tclk_adjust %d, wrlvl_start %d, wrlvl_ctrl_2 0x%x, wrlvl_ctrl_3 0x%x\n",
  73. pbsp->n_ranks, pbsp->datarate_mhz_high, pbsp->rank_gb,
  74. pbsp->clk_adjust, pbsp->wrlvl_start, pbsp->wrlvl_ctl_2,
  75. pbsp->wrlvl_ctl_3);
  76. #ifdef CONFIG_SYS_FSL_HAS_DP_DDR
  77. if (ctrl_num == CONFIG_DP_DDR_CTRL) {
  78. /* force DDR bus width to 32 bits */
  79. popts->data_bus_width = 1;
  80. popts->otf_burst_chop_en = 0;
  81. popts->burst_length = DDR_BL8;
  82. popts->bstopre = 0; /* enable auto precharge */
  83. /*
  84. * Layout optimization results byte mapping
  85. * Byte 0 -> Byte ECC
  86. * Byte 1 -> Byte 3
  87. * Byte 2 -> Byte 2
  88. * Byte 3 -> Byte 1
  89. * Byte ECC -> Byte 0
  90. */
  91. dq_mapping_0 = pdimm[slot].dq_mapping[0];
  92. dq_mapping_2 = pdimm[slot].dq_mapping[2];
  93. dq_mapping_3 = pdimm[slot].dq_mapping[3];
  94. pdimm[slot].dq_mapping[0] = pdimm[slot].dq_mapping[8];
  95. pdimm[slot].dq_mapping[1] = pdimm[slot].dq_mapping[9];
  96. pdimm[slot].dq_mapping[2] = pdimm[slot].dq_mapping[6];
  97. pdimm[slot].dq_mapping[3] = pdimm[slot].dq_mapping[7];
  98. pdimm[slot].dq_mapping[6] = dq_mapping_2;
  99. pdimm[slot].dq_mapping[7] = dq_mapping_3;
  100. pdimm[slot].dq_mapping[8] = dq_mapping_0;
  101. pdimm[slot].dq_mapping[9] = 0;
  102. pdimm[slot].dq_mapping[10] = 0;
  103. pdimm[slot].dq_mapping[11] = 0;
  104. pdimm[slot].dq_mapping[12] = 0;
  105. pdimm[slot].dq_mapping[13] = 0;
  106. pdimm[slot].dq_mapping[14] = 0;
  107. pdimm[slot].dq_mapping[15] = 0;
  108. pdimm[slot].dq_mapping[16] = 0;
  109. pdimm[slot].dq_mapping[17] = 0;
  110. }
  111. #endif
  112. /* To work at higher than 1333MT/s */
  113. popts->half_strength_driver_enable = 0;
  114. /*
  115. * Write leveling override
  116. */
  117. popts->wrlvl_override = 1;
  118. popts->wrlvl_sample = 0x0; /* 32 clocks */
  119. /*
  120. * Rtt and Rtt_WR override
  121. */
  122. popts->rtt_override = 0;
  123. /* Enable ZQ calibration */
  124. popts->zq_en = 1;
  125. if (ddr_freq < 2350) {
  126. if (pdimm[0].n_ranks == 2 && pdimm[1].n_ranks == 2) {
  127. /* four chip-selects */
  128. popts->ddr_cdr1 = DDR_CDR1_DHC_EN |
  129. DDR_CDR1_ODT(DDR_CDR_ODT_80ohm);
  130. popts->ddr_cdr2 = DDR_CDR2_ODT(DDR_CDR_ODT_80ohm);
  131. popts->twot_en = 1; /* enable 2T timing */
  132. } else {
  133. popts->ddr_cdr1 = DDR_CDR1_DHC_EN |
  134. DDR_CDR1_ODT(DDR_CDR_ODT_60ohm);
  135. popts->ddr_cdr2 = DDR_CDR2_ODT(DDR_CDR_ODT_60ohm) |
  136. DDR_CDR2_VREF_RANGE_2;
  137. }
  138. } else {
  139. popts->ddr_cdr1 = DDR_CDR1_DHC_EN |
  140. DDR_CDR1_ODT(DDR_CDR_ODT_100ohm);
  141. popts->ddr_cdr2 = DDR_CDR2_ODT(DDR_CDR_ODT_100ohm) |
  142. DDR_CDR2_VREF_RANGE_2;
  143. }
  144. }
  145. #ifdef CONFIG_TFABOOT
  146. int fsl_initdram(void)
  147. {
  148. gd->ram_size = tfa_get_dram_size();
  149. if (!gd->ram_size)
  150. gd->ram_size = fsl_ddr_sdram_size();
  151. return 0;
  152. }
  153. #else
  154. int fsl_initdram(void)
  155. {
  156. #if defined(CONFIG_SPL) && !defined(CONFIG_SPL_BUILD)
  157. gd->ram_size = fsl_ddr_sdram_size();
  158. #else
  159. puts("Initializing DDR....using SPD\n");
  160. gd->ram_size = fsl_ddr_sdram();
  161. #endif
  162. return 0;
  163. }
  164. #endif /* CONFIG_TFABOOT */