kwbimage.cfg 4.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150
  1. # SPDX-License-Identifier: GPL-2.0+
  2. #
  3. # (C) Copyright 2011
  4. # Jason Cooper <u-boot@lakedaemon.net>
  5. #
  6. # Based on work by:
  7. # Marvell Semiconductor <www.marvell.com>
  8. # Written-by: Siddarth Gore <gores@marvell.com>
  9. # Refer doc/README.kwbimage for more details about how-to configure
  10. # and create kirkwood boot image
  11. #
  12. # Boot Media configurations
  13. BOOT_FROM spi
  14. # SOC registers configuration using bootrom header extension
  15. # Maximum KWBIMAGE_MAX_CONFIG configurations allowed
  16. # Configure RGMII-0/1 interface pad voltage to 1.8V
  17. DATA 0xFFD100e0 0x1b1b1b9b
  18. DATA 0xFFD20134 0xbbbbbbbb
  19. DATA 0xFFD20138 0x00bbbbbb
  20. #Dram initalization for SINGLE x16 CL=5 @ 400MHz
  21. DATA 0xFFD01400 0x43000c30 # DDR Configuration register
  22. # bit13-0: 0xc30 (3120 DDR2 clks refresh rate)
  23. # bit23-14: zero
  24. # bit24: 1= enable exit self refresh mode on DDR access
  25. # bit25: 1 required
  26. # bit29-26: zero
  27. # bit31-30: 01
  28. DATA 0xFFD01404 0x39543000 # DDR Controller Control Low
  29. # bit 4: 0=addr/cmd in smame cycle
  30. # bit 5: 0=clk is driven during self refresh, we don't care for APX
  31. # bit 6: 0=use recommended falling edge of clk for addr/cmd
  32. # bit14: 0=input buffer always powered up
  33. # bit18: 1=cpu lock transaction enabled
  34. # bit23-20: 5=recommended value for CL=5 and STARTBURST_DEL disabled bit31=0
  35. # bit27-24: 7= CL+2, STARTBURST sample stages, for freqs 400MHz, unbuffered DIMM
  36. # bit30-28: 3 required
  37. # bit31: 0=no additional STARTBURST delay
  38. DATA 0xFFD01408 0x22125451 # DDR Timing (Low) (active cycles value +1)
  39. # bit3-0: TRAS lsbs
  40. # bit7-4: TRCD
  41. # bit11- 8: TRP
  42. # bit15-12: TWR
  43. # bit19-16: TWTR
  44. # bit20: TRAS msb
  45. # bit23-21: 0x0
  46. # bit27-24: TRRD
  47. # bit31-28: TRTP
  48. DATA 0xFFD0140C 0x00000833 # DDR Timing (High)
  49. # bit6-0: TRFC
  50. # bit8-7: TR2R
  51. # bit10-9: TR2W
  52. # bit12-11: TW2W
  53. # bit31-13: zero required
  54. DATA 0xFFD01410 0x0000000d # DDR Address Control
  55. # bit1-0: 01, Cs0width=x8
  56. # bit3-2: 10, Cs0size=1Gb
  57. # bit5-4: 01, Cs1width=x8
  58. # bit7-6: 10, Cs1size=1Gb
  59. # bit9-8: 00, Cs2width=nonexistent
  60. # bit11-10: 00, Cs2size =nonexistent
  61. # bit13-12: 00, Cs3width=nonexistent
  62. # bit15-14: 00, Cs3size =nonexistent
  63. # bit16: 0, Cs0AddrSel
  64. # bit17: 0, Cs1AddrSel
  65. # bit18: 0, Cs2AddrSel
  66. # bit19: 0, Cs3AddrSel
  67. # bit31-20: 0 required
  68. DATA 0xFFD01414 0x00000000 # DDR Open Pages Control
  69. # bit0: 0, OpenPage enabled
  70. # bit31-1: 0 required
  71. DATA 0xFFD01418 0x00000000 # DDR Operation
  72. # bit3-0: 0x0, DDR cmd
  73. # bit31-4: 0 required
  74. DATA 0xFFD0141C 0x00000C52 # DDR Mode
  75. # bit2-0: 2, BurstLen=2 required
  76. # bit3: 0, BurstType=0 required
  77. # bit6-4: 4, CL=5
  78. # bit7: 0, TestMode=0 normal
  79. # bit8: 0, DLL reset=0 normal
  80. # bit11-9: 6, auto-precharge write recovery ????????????
  81. # bit12: 0, PD must be zero
  82. # bit31-13: 0 required
  83. DATA 0xFFD01420 0x00000042 # DDR Extended Mode
  84. # bit0: 0, DDR DLL enabled
  85. # bit1: 0, DDR drive strenght normal
  86. # bit2: 0, DDR ODT control lsd (disabled)
  87. # bit5-3: 000, required
  88. # bit6: 1, DDR ODT control msb, (disabled)
  89. # bit9-7: 000, required
  90. # bit10: 0, differential DQS enabled
  91. # bit11: 0, required
  92. # bit12: 0, DDR output buffer enabled
  93. # bit31-13: 0 required
  94. DATA 0xFFD01424 0x0000F1FF # DDR Controller Control High
  95. # bit2-0: 111, required
  96. # bit3 : 1 , MBUS Burst Chop disabled
  97. # bit6-4: 111, required
  98. # bit7 : 0
  99. # bit8 : 1 , add writepath sample stage, must be 1 for DDR freq >= 300MHz
  100. # bit9 : 0 , no half clock cycle addition to dataout
  101. # bit10 : 0 , 1/4 clock cycle skew enabled for addr/ctl signals
  102. # bit11 : 0 , 1/4 clock cycle skew disabled for write mesh
  103. # bit15-12: 1111 required
  104. # bit31-16: 0 required
  105. DATA 0xFFD01428 0x00085520 # DDR2 ODT Read Timing (default values)
  106. DATA 0xFFD0147C 0x00008552 # DDR2 ODT Write Timing (default values)
  107. DATA 0xFFD01500 0x00000000 # CS[0]n Base address to 0x0
  108. DATA 0xFFD01504 0x07FFFFF1 # CS[0]n Size
  109. # bit0: 1, Window enabled
  110. # bit1: 0, Write Protect disabled
  111. # bit3-2: 00, CS0 hit selected
  112. # bit23-4: ones, required
  113. # bit31-24: 0x07, Size (i.e. 128MB)
  114. DATA 0xFFD01508 0x10000000 # CS[1]n Base address to 256Mb
  115. DATA 0xFFD0150C 0x00000000 # CS[1]n Size, window disabled
  116. DATA 0xFFD01510 0x20000000 # CS[2]n Base address to 256Mb
  117. DATA 0xFFD01514 0x00000000 # CS[2]n Size, window disabled
  118. DATA 0xFFD01518 0x30000000 # CS[3]n Base address to 256Mb
  119. DATA 0xFFD0151C 0x00000000 # CS[3]n Size, window disabled
  120. DATA 0xFFD01494 0x003C0000 # DDR ODT Control (Low)
  121. DATA 0xFFD01498 0x00000000 # DDR ODT Control (High)
  122. # bit1-0: 00, ODT0 controlled by ODT Control (low) register above
  123. # bit3-2: 01, ODT1 active NEVER!
  124. # bit31-4: zero, required
  125. DATA 0xFFD0149C 0x0000F80F # CPU ODT Control
  126. DATA 0xFFD01480 0x00000001 # DDR Initialization Control
  127. #bit0=1, enable DDR init upon this register write
  128. # End of Header extension
  129. DATA 0x0 0x0