MmcHost.h 6.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181
  1. /** @file
  2. Definition of the MMC Host Protocol
  3. Copyright (c) 2011-2014, ARM Limited. All rights reserved.
  4. SPDX-License-Identifier: BSD-2-Clause-Patent
  5. **/
  6. #ifndef __MMC_HOST_H__
  7. #define __MMC_HOST_H__
  8. ///
  9. /// Global ID for the MMC Host Protocol
  10. ///
  11. #define EMBEDDED_MMC_HOST_PROTOCOL_GUID \
  12. { 0x3e591c00, 0x9e4a, 0x11df, {0x92, 0x44, 0x00, 0x02, 0xA5, 0xD5, 0xC5, 0x1B } }
  13. #define MMC_RESPONSE_TYPE_R1 0
  14. #define MMC_RESPONSE_TYPE_R1b 0
  15. #define MMC_RESPONSE_TYPE_R2 1
  16. #define MMC_RESPONSE_TYPE_R3 0
  17. #define MMC_RESPONSE_TYPE_R6 0
  18. #define MMC_RESPONSE_TYPE_R7 0
  19. #define MMC_RESPONSE_TYPE_OCR 0
  20. #define MMC_RESPONSE_TYPE_CID 1
  21. #define MMC_RESPONSE_TYPE_CSD 1
  22. #define MMC_RESPONSE_TYPE_RCA 0
  23. typedef UINT32 MMC_RESPONSE_TYPE;
  24. typedef UINT32 MMC_CMD;
  25. #define MMC_CMD_WAIT_RESPONSE (1 << 16)
  26. #define MMC_CMD_LONG_RESPONSE (1 << 17)
  27. #define MMC_CMD_NO_CRC_RESPONSE (1 << 18)
  28. #define MMC_INDX(Index) ((Index) & 0xFFFF)
  29. #define MMC_GET_INDX(MmcCmd) ((MmcCmd) & 0xFFFF)
  30. #define MMC_CMD0 (MMC_INDX(0) | MMC_CMD_NO_CRC_RESPONSE)
  31. #define MMC_CMD1 (MMC_INDX(1) | MMC_CMD_WAIT_RESPONSE | MMC_CMD_NO_CRC_RESPONSE)
  32. #define MMC_CMD2 (MMC_INDX(2) | MMC_CMD_WAIT_RESPONSE | MMC_CMD_LONG_RESPONSE)
  33. #define MMC_CMD3 (MMC_INDX(3) | MMC_CMD_WAIT_RESPONSE)
  34. #define MMC_CMD5 (MMC_INDX(5) | MMC_CMD_WAIT_RESPONSE | MMC_CMD_NO_CRC_RESPONSE)
  35. #define MMC_CMD6 (MMC_INDX(6) | MMC_CMD_WAIT_RESPONSE)
  36. #define MMC_CMD7 (MMC_INDX(7) | MMC_CMD_WAIT_RESPONSE)
  37. #define MMC_CMD8 (MMC_INDX(8) | MMC_CMD_WAIT_RESPONSE)
  38. #define MMC_CMD9 (MMC_INDX(9) | MMC_CMD_WAIT_RESPONSE | MMC_CMD_LONG_RESPONSE)
  39. #define MMC_CMD11 (MMC_INDX(11) | MMC_CMD_WAIT_RESPONSE)
  40. #define MMC_CMD12 (MMC_INDX(12) | MMC_CMD_WAIT_RESPONSE)
  41. #define MMC_CMD13 (MMC_INDX(13) | MMC_CMD_WAIT_RESPONSE)
  42. #define MMC_CMD16 (MMC_INDX(16) | MMC_CMD_WAIT_RESPONSE)
  43. #define MMC_CMD17 (MMC_INDX(17) | MMC_CMD_WAIT_RESPONSE)
  44. #define MMC_CMD18 (MMC_INDX(18) | MMC_CMD_WAIT_RESPONSE)
  45. #define MMC_CMD20 (MMC_INDX(20) | MMC_CMD_WAIT_RESPONSE)
  46. #define MMC_CMD23 (MMC_INDX(23) | MMC_CMD_WAIT_RESPONSE)
  47. #define MMC_CMD24 (MMC_INDX(24) | MMC_CMD_WAIT_RESPONSE)
  48. #define MMC_CMD25 (MMC_INDX(25) | MMC_CMD_WAIT_RESPONSE)
  49. #define MMC_CMD55 (MMC_INDX(55) | MMC_CMD_WAIT_RESPONSE)
  50. #define MMC_ACMD41 (MMC_INDX(41) | MMC_CMD_WAIT_RESPONSE | MMC_CMD_NO_CRC_RESPONSE)
  51. #define MMC_ACMD51 (MMC_INDX(51) | MMC_CMD_WAIT_RESPONSE)
  52. // Valid responses for CMD1 in eMMC
  53. #define EMMC_CMD1_CAPACITY_LESS_THAN_2GB 0x00FF8080 // Capacity <= 2GB, byte addressing used
  54. #define EMMC_CMD1_CAPACITY_GREATER_THAN_2GB 0x40FF8080 // Capacity > 2GB, 512-byte sector addressing used
  55. #define MMC_STATUS_APP_CMD (1 << 5)
  56. typedef enum _MMC_STATE {
  57. MmcInvalidState = 0,
  58. MmcHwInitializationState,
  59. MmcIdleState,
  60. MmcReadyState,
  61. MmcIdentificationState,
  62. MmcStandByState,
  63. MmcTransferState,
  64. MmcSendingDataState,
  65. MmcReceiveDataState,
  66. MmcProgrammingState,
  67. MmcDisconnectState,
  68. } MMC_STATE;
  69. #define EMMCBACKWARD (0)
  70. #define EMMCHS26 (1 << 0) // High-Speed @26MHz at rated device voltages
  71. #define EMMCHS52 (1 << 1) // High-Speed @52MHz at rated device voltages
  72. #define EMMCHS52DDR1V8 (1 << 2) // High-Speed Dual Data Rate @52MHz 1.8V or 3V I/O
  73. #define EMMCHS52DDR1V2 (1 << 3) // High-Speed Dual Data Rate @52MHz 1.2V I/O
  74. #define EMMCHS200SDR1V8 (1 << 4) // HS200 Single Data Rate @200MHz 1.8V I/O
  75. #define EMMCHS200SDR1V2 (1 << 5) // HS200 Single Data Rate @200MHz 1.2V I/O
  76. #define EMMCHS400DDR1V8 (1 << 6) // HS400 Dual Data Rate @400MHz 1.8V I/O
  77. #define EMMCHS400DDR1V2 (1 << 7) // HS400 Dual Data Rate @400MHz 1.2V I/O
  78. ///
  79. /// Forward declaration for EFI_MMC_HOST_PROTOCOL
  80. ///
  81. typedef struct _EFI_MMC_HOST_PROTOCOL EFI_MMC_HOST_PROTOCOL;
  82. typedef BOOLEAN (EFIAPI *MMC_ISCARDPRESENT)(
  83. IN EFI_MMC_HOST_PROTOCOL *This
  84. );
  85. typedef BOOLEAN (EFIAPI *MMC_ISREADONLY)(
  86. IN EFI_MMC_HOST_PROTOCOL *This
  87. );
  88. typedef EFI_STATUS (EFIAPI *MMC_BUILDDEVICEPATH)(
  89. IN EFI_MMC_HOST_PROTOCOL *This,
  90. OUT EFI_DEVICE_PATH_PROTOCOL **DevicePath
  91. );
  92. typedef EFI_STATUS (EFIAPI *MMC_NOTIFYSTATE)(
  93. IN EFI_MMC_HOST_PROTOCOL *This,
  94. IN MMC_STATE State
  95. );
  96. typedef EFI_STATUS (EFIAPI *MMC_SENDCOMMAND)(
  97. IN EFI_MMC_HOST_PROTOCOL *This,
  98. IN MMC_CMD Cmd,
  99. IN UINT32 Argument
  100. );
  101. typedef EFI_STATUS (EFIAPI *MMC_RECEIVERESPONSE)(
  102. IN EFI_MMC_HOST_PROTOCOL *This,
  103. IN MMC_RESPONSE_TYPE Type,
  104. IN UINT32 *Buffer
  105. );
  106. typedef EFI_STATUS (EFIAPI *MMC_READBLOCKDATA)(
  107. IN EFI_MMC_HOST_PROTOCOL *This,
  108. IN EFI_LBA Lba,
  109. IN UINTN Length,
  110. OUT UINT32 *Buffer
  111. );
  112. typedef EFI_STATUS (EFIAPI *MMC_WRITEBLOCKDATA)(
  113. IN EFI_MMC_HOST_PROTOCOL *This,
  114. IN EFI_LBA Lba,
  115. IN UINTN Length,
  116. IN UINT32 *Buffer
  117. );
  118. typedef EFI_STATUS (EFIAPI *MMC_SETIOS)(
  119. IN EFI_MMC_HOST_PROTOCOL *This,
  120. IN UINT32 BusClockFreq,
  121. IN UINT32 BusWidth,
  122. IN UINT32 TimingMode
  123. );
  124. typedef BOOLEAN (EFIAPI *MMC_ISMULTIBLOCK)(
  125. IN EFI_MMC_HOST_PROTOCOL *This
  126. );
  127. struct _EFI_MMC_HOST_PROTOCOL {
  128. UINT32 Revision;
  129. MMC_ISCARDPRESENT IsCardPresent;
  130. MMC_ISREADONLY IsReadOnly;
  131. MMC_BUILDDEVICEPATH BuildDevicePath;
  132. MMC_NOTIFYSTATE NotifyState;
  133. MMC_SENDCOMMAND SendCommand;
  134. MMC_RECEIVERESPONSE ReceiveResponse;
  135. MMC_READBLOCKDATA ReadBlockData;
  136. MMC_WRITEBLOCKDATA WriteBlockData;
  137. MMC_SETIOS SetIos;
  138. MMC_ISMULTIBLOCK IsMultiBlock;
  139. };
  140. #define MMC_HOST_PROTOCOL_REVISION 0x00010002 // 1.2
  141. #define MMC_HOST_HAS_SETIOS(Host) (Host->Revision >= MMC_HOST_PROTOCOL_REVISION &&\
  142. Host->SetIos != NULL)
  143. #define MMC_HOST_HAS_ISMULTIBLOCK(Host) (Host->Revision >= MMC_HOST_PROTOCOL_REVISION &&\
  144. Host->IsMultiBlock != NULL)
  145. extern EFI_GUID gEmbeddedMmcHostProtocolGuid;
  146. #endif