Arm9Lib.c 4.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134
  1. /** @file
  2. Copyright (c) 2008 - 2009, Apple Inc. All rights reserved.<BR>
  3. Copyright (c) 2011 - 2013, ARM Limited. All rights reserved.
  4. This program and the accompanying materials
  5. are licensed and made available under the terms and conditions of the BSD License
  6. which accompanies this distribution. The full text of the license may be found at
  7. http://opensource.org/licenses/bsd-license.php
  8. THE PROGRAM IS DISTRIBUTED UNDER THE BSD LICENSE ON AN "AS IS" BASIS,
  9. WITHOUT WARRANTIES OR REPRESENTATIONS OF ANY KIND, EITHER EXPRESS OR IMPLIED.
  10. **/
  11. #include <Chipset/ARM926EJ-S.h>
  12. #include <Library/ArmLib.h>
  13. #include <Library/BaseMemoryLib.h>
  14. #include <Library/MemoryAllocationLib.h>
  15. #include <Library/DebugLib.h>
  16. VOID
  17. FillTranslationTable (
  18. IN UINT32 *TranslationTable,
  19. IN ARM_MEMORY_REGION_DESCRIPTOR *MemoryRegion
  20. )
  21. {
  22. UINT32 *Entry;
  23. UINTN Sections;
  24. UINTN Index;
  25. UINT32 Attributes;
  26. UINT32 PhysicalBase = MemoryRegion->PhysicalBase;
  27. switch (MemoryRegion->Attributes) {
  28. case ARM_MEMORY_REGION_ATTRIBUTE_WRITE_BACK:
  29. Attributes = TT_DESCRIPTOR_SECTION_WRITE_BACK;
  30. break;
  31. case ARM_MEMORY_REGION_ATTRIBUTE_WRITE_THROUGH:
  32. Attributes = TT_DESCRIPTOR_SECTION_WRITE_THROUGH;
  33. break;
  34. case ARM_MEMORY_REGION_ATTRIBUTE_UNCACHED_UNBUFFERED:
  35. Attributes = TT_DESCRIPTOR_SECTION_UNCACHED_UNBUFFERED;
  36. break;
  37. case ARM_MEMORY_REGION_ATTRIBUTE_NONSECURE_WRITE_BACK:
  38. case ARM_MEMORY_REGION_ATTRIBUTE_NONSECURE_WRITE_THROUGH:
  39. case ARM_MEMORY_REGION_ATTRIBUTE_NONSECURE_UNCACHED_UNBUFFERED:
  40. ASSERT(0); // Trustzone is not supported on ARMv5
  41. default:
  42. Attributes = TT_DESCRIPTOR_SECTION_UNCACHED_UNBUFFERED;
  43. break;
  44. }
  45. Entry = TRANSLATION_TABLE_ENTRY_FOR_VIRTUAL_ADDRESS(TranslationTable, MemoryRegion->VirtualBase);
  46. Sections = MemoryRegion->Length / TT_DESCRIPTOR_SECTION_SIZE;
  47. // The current code does not support memory region size that is not aligned on TT_DESCRIPTOR_SECTION_SIZE boundary
  48. ASSERT (MemoryRegion->Length % TT_DESCRIPTOR_SECTION_SIZE == 0);
  49. for (Index = 0; Index < Sections; Index++)
  50. {
  51. *Entry++ = TT_DESCRIPTOR_SECTION_BASE_ADDRESS(PhysicalBase) | Attributes;
  52. PhysicalBase += TT_DESCRIPTOR_SECTION_SIZE;
  53. }
  54. }
  55. RETURN_STATUS
  56. EFIAPI
  57. ArmConfigureMmu (
  58. IN ARM_MEMORY_REGION_DESCRIPTOR *MemoryTable,
  59. OUT VOID **TranslationTableBase OPTIONAL,
  60. OUT UINTN *TranslationTableSize OPTIONAL
  61. )
  62. {
  63. VOID *TranslationTable;
  64. // Allocate pages for translation table.
  65. TranslationTable = AllocatePages (EFI_SIZE_TO_PAGES (TRANSLATION_TABLE_SIZE + TRANSLATION_TABLE_ALIGNMENT));
  66. if (TranslationTable == NULL) {
  67. return RETURN_OUT_OF_RESOURCES;
  68. }
  69. TranslationTable = (VOID *)(((UINTN)TranslationTable + TRANSLATION_TABLE_ALIGNMENT_MASK) & ~TRANSLATION_TABLE_ALIGNMENT_MASK);
  70. if (TranslationTableBase != NULL) {
  71. *TranslationTableBase = TranslationTable;
  72. }
  73. if (TranslationTableBase != NULL) {
  74. *TranslationTableSize = TRANSLATION_TABLE_SIZE;
  75. }
  76. ZeroMem(TranslationTable, TRANSLATION_TABLE_SIZE);
  77. ArmCleanInvalidateDataCache();
  78. ArmInvalidateInstructionCache();
  79. ArmInvalidateTlb();
  80. ArmDisableDataCache();
  81. ArmDisableInstructionCache();
  82. ArmDisableMmu();
  83. // Make sure nothing sneaked into the cache
  84. ArmCleanInvalidateDataCache();
  85. ArmInvalidateInstructionCache();
  86. while (MemoryTable->Length != 0) {
  87. FillTranslationTable(TranslationTable, MemoryTable);
  88. MemoryTable++;
  89. }
  90. ArmSetTTBR0(TranslationTable);
  91. ArmSetDomainAccessControl(DOMAIN_ACCESS_CONTROL_NONE(15) |
  92. DOMAIN_ACCESS_CONTROL_NONE(14) |
  93. DOMAIN_ACCESS_CONTROL_NONE(13) |
  94. DOMAIN_ACCESS_CONTROL_NONE(12) |
  95. DOMAIN_ACCESS_CONTROL_NONE(11) |
  96. DOMAIN_ACCESS_CONTROL_NONE(10) |
  97. DOMAIN_ACCESS_CONTROL_NONE( 9) |
  98. DOMAIN_ACCESS_CONTROL_NONE( 8) |
  99. DOMAIN_ACCESS_CONTROL_NONE( 7) |
  100. DOMAIN_ACCESS_CONTROL_NONE( 6) |
  101. DOMAIN_ACCESS_CONTROL_NONE( 5) |
  102. DOMAIN_ACCESS_CONTROL_NONE( 4) |
  103. DOMAIN_ACCESS_CONTROL_NONE( 3) |
  104. DOMAIN_ACCESS_CONTROL_NONE( 2) |
  105. DOMAIN_ACCESS_CONTROL_NONE( 1) |
  106. DOMAIN_ACCESS_CONTROL_MANAGER(0));
  107. ArmEnableInstructionCache();
  108. ArmEnableDataCache();
  109. ArmEnableMmu();
  110. return RETURN_SUCCESS;
  111. }