OpenBoardPkg.fdf 27 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708
  1. ## @file
  2. # System 76 GalagoPro3 board flash file.
  3. #
  4. # Copyright (c) 2019 - 2021, Intel Corporation. All rights reserved.<BR>
  5. #
  6. # SPDX-License-Identifier: BSD-2-Clause-Patent
  7. #
  8. ##
  9. [Defines]
  10. !include $(PROJECT)/Include/Fdf/FlashMapInclude.fdf
  11. ################################################################################
  12. #
  13. # FD Section
  14. # The [FD] Section is made up of the definition statements and a
  15. # description of what goes into the Flash Device Image. Each FD section
  16. # defines one flash "device" image. A flash device image may be one of
  17. # the following: Removable media bootable image (like a boot floppy
  18. # image,) an Option ROM image (that would be "flashed" into an add-in
  19. # card,) a System "Flash" image (that would be burned into a system's
  20. # flash) or an Update ("Capsule") image that will be used to update and
  21. # existing system flash.
  22. #
  23. ################################################################################
  24. [FD.GalagoPro3]
  25. #
  26. # FD Tokens, BaseAddress, Size, ErasePolarity, BlockSize, and NumBlocks, cannot be
  27. # assigned with PCD values. Instead, it uses the definitions for its variety, which
  28. # are FLASH_BASE, FLASH_SIZE, FLASH_BLOCK_SIZE and FLASH_NUM_BLOCKS.
  29. #
  30. BaseAddress = $(FLASH_BASE) | gIntelSiliconPkgTokenSpaceGuid.PcdBiosAreaBaseAddress #The base address of the FLASH Device.
  31. Size = $(FLASH_SIZE) | gIntelSiliconPkgTokenSpaceGuid.PcdBiosSize #The size in bytes of the FLASH Device
  32. ErasePolarity = 1
  33. BlockSize = $(FLASH_BLOCK_SIZE)
  34. NumBlocks = $(FLASH_NUM_BLOCKS)
  35. DEFINE SIPKG_DXE_SMM_BIN = INF
  36. DEFINE SIPKG_PEI_BIN = INF
  37. # Set FLASH_REGION_FV_RECOVERY_OFFSET to PcdNemCodeCacheBase, because macro expression is not supported.
  38. # So, PlatformSecLib uses PcdBiosAreaBaseAddress + PcdNemCodeCacheBase to get the real CodeCache base address.
  39. SET gSiPkgTokenSpaceGuid.PcdNemCodeCacheBase = $(gMinPlatformPkgTokenSpaceGuid.PcdFlashFvPreMemoryOffset)
  40. SET gIntelSiliconPkgTokenSpaceGuid.PcdFlashMicrocodeFvBase = $(gIntelSiliconPkgTokenSpaceGuid.PcdBiosAreaBaseAddress) + $(gIntelSiliconPkgTokenSpaceGuid.PcdFlashMicrocodeFvOffset)
  41. SET gIntelSiliconPkgTokenSpaceGuid.PcdFlashMicrocodeFvSize = $(gIntelSiliconPkgTokenSpaceGuid.PcdFlashMicrocodeFvSize)
  42. SET gUefiCpuPkgTokenSpaceGuid.PcdCpuMicrocodePatchAddress = $(gIntelSiliconPkgTokenSpaceGuid.PcdFlashMicrocodeFvBase) + 0x60
  43. SET gUefiCpuPkgTokenSpaceGuid.PcdCpuMicrocodePatchRegionSize = $(gIntelSiliconPkgTokenSpaceGuid.PcdFlashMicrocodeFvSize) - 0x60
  44. SET gMinPlatformPkgTokenSpaceGuid.PcdMicrocodeOffsetInFv = 0x60
  45. SET gMinPlatformPkgTokenSpaceGuid.PcdFlashFvMicrocodeBase = gIntelSiliconPkgTokenSpaceGuid.PcdFlashMicrocodeFvBase
  46. SET gMinPlatformPkgTokenSpaceGuid.PcdFlashFvMicrocodeSize = gIntelSiliconPkgTokenSpaceGuid.PcdFlashMicrocodeFvSize
  47. SET gMinPlatformPkgTokenSpaceGuid.PcdFlashFvMicrocodeOffset = gIntelSiliconPkgTokenSpaceGuid.PcdFlashMicrocodeFvOffset
  48. SET gIntelFsp2WrapperTokenSpaceGuid.PcdFlashCodeCacheAddress = gIntelSiliconPkgTokenSpaceGuid.PcdBiosAreaBaseAddress
  49. SET gIntelFsp2WrapperTokenSpaceGuid.PcdFlashCodeCacheSize = gIntelSiliconPkgTokenSpaceGuid.PcdBiosSize
  50. SET gIntelFsp2WrapperTokenSpaceGuid.PcdFsptBaseAddress = $(gIntelSiliconPkgTokenSpaceGuid.PcdBiosAreaBaseAddress) + $(gMinPlatformPkgTokenSpaceGuid.PcdFlashFvFspTOffset)
  51. SET gIntelFsp2WrapperTokenSpaceGuid.PcdFspmBaseAddress = $(gIntelSiliconPkgTokenSpaceGuid.PcdBiosAreaBaseAddress) + $(gMinPlatformPkgTokenSpaceGuid.PcdFlashFvFspMOffset)
  52. SET gIntelFsp2WrapperTokenSpaceGuid.PcdFspsBaseAddress = $(gIntelSiliconPkgTokenSpaceGuid.PcdBiosAreaBaseAddress) + $(gMinPlatformPkgTokenSpaceGuid.PcdFlashFvFspSOffset)
  53. SET gMinPlatformPkgTokenSpaceGuid.PcdFlashAreaBaseAddress = gIntelSiliconPkgTokenSpaceGuid.PcdBiosAreaBaseAddress
  54. SET gMinPlatformPkgTokenSpaceGuid.PcdFlashAreaSize = gIntelSiliconPkgTokenSpaceGuid.PcdBiosSize
  55. ################################################################################
  56. #
  57. # Following are lists of FD Region layout which correspond to the locations of different
  58. # images within the flash device.
  59. #
  60. # Regions must be defined in ascending order and may not overlap.
  61. #
  62. # A Layout Region start with a eight digit hex offset (leading "0x" required) followed by
  63. # the pipe "|" character, followed by the size of the region, also in hex with the leading
  64. # "0x" characters. Like:
  65. # Offset|Size
  66. # PcdOffsetCName|PcdSizeCName
  67. # RegionType <FV, DATA, or FILE>
  68. # Fv Size can be adjusted
  69. #
  70. ################################################################################
  71. gMinPlatformPkgTokenSpaceGuid.PcdFlashNvStorageVariableOffset|gEfiMdeModulePkgTokenSpaceGuid.PcdFlashNvStorageVariableSize
  72. gEfiMdeModulePkgTokenSpaceGuid.PcdFlashNvStorageVariableBase|gEfiMdeModulePkgTokenSpaceGuid.PcdFlashNvStorageVariableSize
  73. #NV_VARIABLE_STORE
  74. DATA = {
  75. ## This is the EFI_FIRMWARE_VOLUME_HEADER
  76. # ZeroVector []
  77. 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00,
  78. 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00,
  79. # FileSystemGuid
  80. 0x8D, 0x2B, 0xF1, 0xFF, 0x96, 0x76, 0x8B, 0x4C,
  81. 0xA9, 0x85, 0x27, 0x47, 0x07, 0x5B, 0x4F, 0x50,
  82. # FvLength: 0x40000
  83. 0x00, 0x00, 0x04, 0x00, 0x00, 0x00, 0x00, 0x00,
  84. #Signature "_FVH" #Attributes
  85. 0x5F, 0x46, 0x56, 0x48, 0xFF, 0xFE, 0x04, 0x00,
  86. #HeaderLength #CheckSum #ExtHeaderOffset #Reserved #Revision
  87. #
  88. # Be careful on CheckSum field.
  89. #
  90. 0x48, 0x00, 0x32, 0x09, 0x00, 0x00, 0x00, 0x02,
  91. #Blockmap[0]: 4 Blocks 0x10000 Bytes / Block
  92. 0x04, 0x00, 0x00, 0x00, 0x00, 0x00, 0x01, 0x00,
  93. #Blockmap[1]: End
  94. 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00,
  95. ## This is the VARIABLE_STORE_HEADER
  96. !if gMinPlatformPkgTokenSpaceGuid.PcdUefiSecureBootEnable == TRUE
  97. # Signature: gEfiAuthenticatedVariableGuid = { 0xaaf32c78, 0x947b, 0x439a, { 0xa1, 0x80, 0x2e, 0x14, 0x4e, 0xc3, 0x77, 0x92 }}
  98. 0x78, 0x2c, 0xf3, 0xaa, 0x7b, 0x94, 0x9a, 0x43,
  99. 0xa1, 0x80, 0x2e, 0x14, 0x4e, 0xc3, 0x77, 0x92,
  100. !else
  101. # Signature: gEfiVariableGuid = { 0xddcf3616, 0x3275, 0x4164, { 0x98, 0xb6, 0xfe, 0x85, 0x70, 0x7f, 0xfe, 0x7d }}
  102. 0x16, 0x36, 0xcf, 0xdd, 0x75, 0x32, 0x64, 0x41,
  103. 0x98, 0xb6, 0xfe, 0x85, 0x70, 0x7f, 0xfe, 0x7d,
  104. !endif
  105. #Size: 0x1E000 (gEfiMdeModulePkgTokenSpaceGuid.PcdFlashNvStorageVariableSize) - 0x48 (size of EFI_FIRMWARE_VOLUME_HEADER) = 0x1DFB8
  106. # This can speed up the Variable Dispatch a bit.
  107. 0xB8, 0xDF, 0x01, 0x00,
  108. #FORMATTED: 0x5A #HEALTHY: 0xFE #Reserved: UINT16 #Reserved1: UINT32
  109. 0x5A, 0xFE, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00
  110. }
  111. gMinPlatformPkgTokenSpaceGuid.PcdFlashNvStorageFtwWorkingOffset|gEfiMdeModulePkgTokenSpaceGuid.PcdFlashNvStorageFtwWorkingSize
  112. gEfiMdeModulePkgTokenSpaceGuid.PcdFlashNvStorageFtwWorkingBase|gEfiMdeModulePkgTokenSpaceGuid.PcdFlashNvStorageFtwWorkingSize
  113. #NV_FTW_WORKING
  114. DATA = {
  115. # EFI_FAULT_TOLERANT_WORKING_BLOCK_HEADER->Signature = gEdkiiWorkingBlockSignatureGuid =
  116. # { 0x9e58292b, 0x7c68, 0x497d, { 0xa0, 0xce, 0x65, 0x0, 0xfd, 0x9f, 0x1b, 0x95 }}
  117. 0x2b, 0x29, 0x58, 0x9e, 0x68, 0x7c, 0x7d, 0x49,
  118. 0xa0, 0xce, 0x65, 0x0, 0xfd, 0x9f, 0x1b, 0x95,
  119. # Crc:UINT32 #WorkingBlockValid:1, WorkingBlockInvalid:1, Reserved
  120. 0xE2, 0x33, 0xF2, 0x03, 0xFE, 0xFF, 0xFF, 0xFF,
  121. # WriteQueueSize: UINT64
  122. 0xE0, 0x1F, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00
  123. }
  124. gMinPlatformPkgTokenSpaceGuid.PcdFlashNvStorageFtwSpareOffset|gEfiMdeModulePkgTokenSpaceGuid.PcdFlashNvStorageFtwSpareSize
  125. gEfiMdeModulePkgTokenSpaceGuid.PcdFlashNvStorageFtwSpareBase|gEfiMdeModulePkgTokenSpaceGuid.PcdFlashNvStorageFtwSpareSize
  126. #NV_FTW_SPARE
  127. gKabylakeOpenBoardPkgTokenSpaceGuid.PcdFlashNvDebugMessageOffset|gKabylakeOpenBoardPkgTokenSpaceGuid.PcdFlashNvDebugMessageSize
  128. gKabylakeOpenBoardPkgTokenSpaceGuid.PcdFlashNvDebugMessageBase|gKabylakeOpenBoardPkgTokenSpaceGuid.PcdFlashNvDebugMessageSize
  129. #DEBUG_MESSAGE_AREA
  130. gMinPlatformPkgTokenSpaceGuid.PcdFlashFvAdvancedOffset|gMinPlatformPkgTokenSpaceGuid.PcdFlashFvAdvancedSize
  131. gMinPlatformPkgTokenSpaceGuid.PcdFlashFvAdvancedBase|gMinPlatformPkgTokenSpaceGuid.PcdFlashFvAdvancedSize
  132. FV = FvAdvanced
  133. gMinPlatformPkgTokenSpaceGuid.PcdFlashFvSecurityOffset|gMinPlatformPkgTokenSpaceGuid.PcdFlashFvSecuritySize
  134. gMinPlatformPkgTokenSpaceGuid.PcdFlashFvSecurityBase|gMinPlatformPkgTokenSpaceGuid.PcdFlashFvSecuritySize
  135. FV = FvSecurity
  136. gMinPlatformPkgTokenSpaceGuid.PcdFlashFvOsBootOffset|gMinPlatformPkgTokenSpaceGuid.PcdFlashFvOsBootSize
  137. gMinPlatformPkgTokenSpaceGuid.PcdFlashFvOsBootBase|gMinPlatformPkgTokenSpaceGuid.PcdFlashFvOsBootSize
  138. FV = FvOsBoot
  139. gMinPlatformPkgTokenSpaceGuid.PcdFlashFvUefiBootOffset|gMinPlatformPkgTokenSpaceGuid.PcdFlashFvUefiBootSize
  140. gMinPlatformPkgTokenSpaceGuid.PcdFlashFvUefiBootBase|gMinPlatformPkgTokenSpaceGuid.PcdFlashFvUefiBootSize
  141. FV = FvUefiBoot
  142. gMinPlatformPkgTokenSpaceGuid.PcdFlashFvPostMemoryOffset|gMinPlatformPkgTokenSpaceGuid.PcdFlashFvPostMemorySize
  143. gMinPlatformPkgTokenSpaceGuid.PcdFlashFvPostMemoryBase|gMinPlatformPkgTokenSpaceGuid.PcdFlashFvPostMemorySize
  144. FV = FvPostMemory
  145. gIntelSiliconPkgTokenSpaceGuid.PcdFlashMicrocodeFvOffset|gIntelSiliconPkgTokenSpaceGuid.PcdFlashMicrocodeFvSize
  146. gIntelSiliconPkgTokenSpaceGuid.PcdFlashMicrocodeFvBase|gIntelSiliconPkgTokenSpaceGuid.PcdFlashMicrocodeFvSize
  147. #Microcode
  148. FV = FvMicrocode
  149. gMinPlatformPkgTokenSpaceGuid.PcdFlashFvFspSOffset|gMinPlatformPkgTokenSpaceGuid.PcdFlashFvFspSSize
  150. gMinPlatformPkgTokenSpaceGuid.PcdFlashFvFspSBase|gMinPlatformPkgTokenSpaceGuid.PcdFlashFvFspSSize
  151. # FSP_S Section
  152. FILE = $(PLATFORM_FSP_BIN_PACKAGE)/Fsp_Rebased_S.fd
  153. gMinPlatformPkgTokenSpaceGuid.PcdFlashFvFspMOffset|gMinPlatformPkgTokenSpaceGuid.PcdFlashFvFspMSize
  154. gMinPlatformPkgTokenSpaceGuid.PcdFlashFvFspMBase|gMinPlatformPkgTokenSpaceGuid.PcdFlashFvFspMSize
  155. # FSP_M Section
  156. FILE = $(PLATFORM_FSP_BIN_PACKAGE)/Fsp_Rebased_M.fd
  157. gMinPlatformPkgTokenSpaceGuid.PcdFlashFvFspTOffset|gMinPlatformPkgTokenSpaceGuid.PcdFlashFvFspTSize
  158. gMinPlatformPkgTokenSpaceGuid.PcdFlashFvFspTBase|gMinPlatformPkgTokenSpaceGuid.PcdFlashFvFspTSize
  159. # FSP_T Section
  160. FILE = $(PLATFORM_FSP_BIN_PACKAGE)/Fsp_Rebased_T.fd
  161. gMinPlatformPkgTokenSpaceGuid.PcdFlashFvAdvancedPreMemoryOffset|gMinPlatformPkgTokenSpaceGuid.PcdFlashFvAdvancedPreMemorySize
  162. gMinPlatformPkgTokenSpaceGuid.PcdFlashFvAdvancedPreMemoryBase|gMinPlatformPkgTokenSpaceGuid.PcdFlashFvAdvancedPreMemorySize
  163. FV = FvAdvancedPreMemory
  164. gMinPlatformPkgTokenSpaceGuid.PcdFlashFvPreMemoryOffset|gMinPlatformPkgTokenSpaceGuid.PcdFlashFvPreMemorySize
  165. gMinPlatformPkgTokenSpaceGuid.PcdFlashFvPreMemoryBase|gMinPlatformPkgTokenSpaceGuid.PcdFlashFvPreMemorySize
  166. FV = FvPreMemory
  167. ################################################################################
  168. #
  169. # FV Section
  170. #
  171. # [FV] section is used to define what components or modules are placed within a flash
  172. # device file. This section also defines order the components and modules are positioned
  173. # within the image. The [FV] section consists of define statements, set statements and
  174. # module statements.
  175. #
  176. ################################################################################
  177. [FV.FvMicrocode]
  178. BlockSize = $(FLASH_BLOCK_SIZE)
  179. FvAlignment = 16
  180. ERASE_POLARITY = 1
  181. MEMORY_MAPPED = TRUE
  182. STICKY_WRITE = TRUE
  183. LOCK_CAP = TRUE
  184. LOCK_STATUS = FALSE
  185. WRITE_DISABLED_CAP = TRUE
  186. WRITE_ENABLED_CAP = TRUE
  187. WRITE_STATUS = TRUE
  188. WRITE_LOCK_CAP = TRUE
  189. WRITE_LOCK_STATUS = TRUE
  190. READ_DISABLED_CAP = TRUE
  191. READ_ENABLED_CAP = TRUE
  192. READ_STATUS = FALSE
  193. READ_LOCK_CAP = TRUE
  194. READ_LOCK_STATUS = TRUE
  195. INF RuleOverride = MICROCODE $(PLATFORM_SI_BIN_PACKAGE)/Microcode/MicrocodeUpdates.inf
  196. [FV.FvPreMemory]
  197. BlockSize = $(FLASH_BLOCK_SIZE)
  198. FvAlignment = 16
  199. ERASE_POLARITY = 1
  200. MEMORY_MAPPED = TRUE
  201. STICKY_WRITE = TRUE
  202. LOCK_CAP = TRUE
  203. LOCK_STATUS = TRUE
  204. WRITE_DISABLED_CAP = TRUE
  205. WRITE_ENABLED_CAP = TRUE
  206. WRITE_STATUS = TRUE
  207. WRITE_LOCK_CAP = TRUE
  208. WRITE_LOCK_STATUS = TRUE
  209. READ_DISABLED_CAP = TRUE
  210. READ_ENABLED_CAP = TRUE
  211. READ_STATUS = TRUE
  212. READ_LOCK_CAP = TRUE
  213. READ_LOCK_STATUS = TRUE
  214. FvNameGuid = FC8FE6B5-CD9B-411E-BD8F-31824D0CDE3D
  215. INF UefiCpuPkg/SecCore/SecCore.inf
  216. INF MdeModulePkg/Core/Pei/PeiMain.inf
  217. !include $(PLATFORM_PACKAGE)/Include/Fdf/CorePreMemoryInclude.fdf
  218. INF $(PLATFORM_PACKAGE)/PlatformInit/ReportFv/ReportFvPei.inf
  219. INF $(PLATFORM_PACKAGE)/PlatformInit/PlatformInitPei/PlatformInitPreMem.inf
  220. INF IntelFsp2WrapperPkg/FspmWrapperPeim/FspmWrapperPeim.inf
  221. INF $(PLATFORM_PACKAGE)/PlatformInit/SiliconPolicyPei/SiliconPolicyPeiPreMem.inf
  222. INF $(PLATFORM_BOARD_PACKAGE)/BiosInfo/BiosInfo.inf
  223. [FV.FvPostMemoryUncompact]
  224. BlockSize = $(FLASH_BLOCK_SIZE)
  225. FvAlignment = 16
  226. ERASE_POLARITY = 1
  227. MEMORY_MAPPED = TRUE
  228. STICKY_WRITE = TRUE
  229. LOCK_CAP = TRUE
  230. LOCK_STATUS = TRUE
  231. WRITE_DISABLED_CAP = TRUE
  232. WRITE_ENABLED_CAP = TRUE
  233. WRITE_STATUS = TRUE
  234. WRITE_LOCK_CAP = TRUE
  235. WRITE_LOCK_STATUS = TRUE
  236. READ_DISABLED_CAP = TRUE
  237. READ_ENABLED_CAP = TRUE
  238. READ_STATUS = TRUE
  239. READ_LOCK_CAP = TRUE
  240. READ_LOCK_STATUS = TRUE
  241. FvNameGuid = 7C4DCFC6-AECA-4707-85B9-FD4B2EEA49E7
  242. !include $(PLATFORM_PACKAGE)/Include/Fdf/CorePostMemoryInclude.fdf
  243. # Init Board Config PCD
  244. INF $(PLATFORM_PACKAGE)/PlatformInit/PlatformInitPei/PlatformInitPostMem.inf
  245. INF IntelFsp2WrapperPkg/FspsWrapperPeim/FspsWrapperPeim.inf
  246. INF $(PLATFORM_PACKAGE)/PlatformInit/SiliconPolicyPei/SiliconPolicyPeiPostMem.inf
  247. !if gSiPkgTokenSpaceGuid.PcdPeiDisplayEnable == TRUE
  248. FILE FREEFORM = 4ad46122-ffeb-4a52-bfb0-518cfca02db0 {
  249. SECTION RAW = GalagoPro3/Gop/Vbt.bin
  250. SECTION UI = "Vbt"
  251. }
  252. FILE FREEFORM = 7BB28B99-61BB-11D5-9A5D-0090273FC14D {
  253. SECTION RAW = MdeModulePkg/Logo/Logo.bmp
  254. }
  255. !endif # PcdPeiDisplayEnable
  256. [FV.FvPostMemory]
  257. BlockSize = $(FLASH_BLOCK_SIZE)
  258. FvAlignment = 16
  259. ERASE_POLARITY = 1
  260. MEMORY_MAPPED = TRUE
  261. STICKY_WRITE = TRUE
  262. LOCK_CAP = TRUE
  263. LOCK_STATUS = TRUE
  264. WRITE_DISABLED_CAP = TRUE
  265. WRITE_ENABLED_CAP = TRUE
  266. WRITE_STATUS = TRUE
  267. WRITE_LOCK_CAP = TRUE
  268. WRITE_LOCK_STATUS = TRUE
  269. READ_DISABLED_CAP = TRUE
  270. READ_ENABLED_CAP = TRUE
  271. READ_STATUS = TRUE
  272. READ_LOCK_CAP = TRUE
  273. READ_LOCK_STATUS = TRUE
  274. FvNameGuid = 9DFE49DB-8EF0-4D9C-B273-0036144DE917
  275. FILE FV_IMAGE = 244FAAF4-FAE1-4892-8B7D-7EF84CBFA709 {
  276. SECTION GUIDED EE4E5898-3914-4259-9D6E-DC7BD79403CF PROCESSING_REQUIRED = TRUE {
  277. SECTION FV_IMAGE = FvPostMemoryUncompact
  278. }
  279. }
  280. [FV.FvUefiBootUncompact]
  281. BlockSize = $(FLASH_BLOCK_SIZE)
  282. FvAlignment = 16
  283. ERASE_POLARITY = 1
  284. MEMORY_MAPPED = TRUE
  285. STICKY_WRITE = TRUE
  286. LOCK_CAP = TRUE
  287. LOCK_STATUS = TRUE
  288. WRITE_DISABLED_CAP = TRUE
  289. WRITE_ENABLED_CAP = TRUE
  290. WRITE_STATUS = TRUE
  291. WRITE_LOCK_CAP = TRUE
  292. WRITE_LOCK_STATUS = TRUE
  293. READ_DISABLED_CAP = TRUE
  294. READ_ENABLED_CAP = TRUE
  295. READ_STATUS = TRUE
  296. READ_LOCK_CAP = TRUE
  297. READ_LOCK_STATUS = TRUE
  298. FvNameGuid = A881D567-6CB0-4eee-8435-2E72D33E45B5
  299. !include $(PLATFORM_PACKAGE)/Include/Fdf/CoreUefiBootInclude.fdf
  300. INF UefiCpuPkg/CpuDxe/CpuDxe.inf
  301. INF MdeModulePkg/Bus/Pci/PciHostBridgeDxe/PciHostBridgeDxe.inf
  302. INF MdeModulePkg/Bus/Pci/SataControllerDxe/SataControllerDxe.inf
  303. INF MdeModulePkg/Bus/Ata/AtaBusDxe/AtaBusDxe.inf
  304. INF MdeModulePkg/Bus/Ata/AtaAtapiPassThru/AtaAtapiPassThru.inf
  305. INF MdeModulePkg/Universal/Console/GraphicsOutputDxe/GraphicsOutputDxe.inf
  306. INF MdeModulePkg/Bus/Pci/NvmExpressDxe/NvmExpressDxe.inf
  307. INF BoardModulePkg/LegacySioDxe/LegacySioDxe.inf
  308. INF MdeModulePkg/Bus/Isa/Ps2KeyboardDxe/Ps2KeyboardDxe.inf
  309. INF BoardModulePkg/BoardBdsHookDxe/BoardBdsHookDxe.inf
  310. INF ShellPkg/Application/Shell/Shell.inf
  311. INF $(PLATFORM_PACKAGE)/PlatformInit/PlatformInitDxe/PlatformInitDxe.inf
  312. INF IntelFsp2WrapperPkg/FspWrapperNotifyDxe/FspWrapperNotifyDxe.inf
  313. INF $(PLATFORM_PACKAGE)/Test/TestPointStubDxe/TestPointStubDxe.inf
  314. [FV.FvUefiBoot]
  315. BlockSize = $(FLASH_BLOCK_SIZE)
  316. FvAlignment = 16
  317. ERASE_POLARITY = 1
  318. MEMORY_MAPPED = TRUE
  319. STICKY_WRITE = TRUE
  320. LOCK_CAP = TRUE
  321. LOCK_STATUS = TRUE
  322. WRITE_DISABLED_CAP = TRUE
  323. WRITE_ENABLED_CAP = TRUE
  324. WRITE_STATUS = TRUE
  325. WRITE_LOCK_CAP = TRUE
  326. WRITE_LOCK_STATUS = TRUE
  327. READ_DISABLED_CAP = TRUE
  328. READ_ENABLED_CAP = TRUE
  329. READ_STATUS = TRUE
  330. READ_LOCK_CAP = TRUE
  331. READ_LOCK_STATUS = TRUE
  332. FvNameGuid = 0496D33D-EA79-495C-B65D-ABF607184E3B
  333. FILE FV_IMAGE = 9E21FD93-9C72-4c15-8C4B-E77F1DB2D792 {
  334. SECTION GUIDED EE4E5898-3914-4259-9D6E-DC7BD79403CF PROCESSING_REQUIRED = TRUE {
  335. SECTION FV_IMAGE = FvUefiBootUncompact
  336. }
  337. }
  338. [FV.FvOsBootUncompact]
  339. BlockSize = $(FLASH_BLOCK_SIZE)
  340. FvAlignment = 16
  341. ERASE_POLARITY = 1
  342. MEMORY_MAPPED = TRUE
  343. STICKY_WRITE = TRUE
  344. LOCK_CAP = TRUE
  345. LOCK_STATUS = TRUE
  346. WRITE_DISABLED_CAP = TRUE
  347. WRITE_ENABLED_CAP = TRUE
  348. WRITE_STATUS = TRUE
  349. WRITE_LOCK_CAP = TRUE
  350. WRITE_LOCK_STATUS = TRUE
  351. READ_DISABLED_CAP = TRUE
  352. READ_ENABLED_CAP = TRUE
  353. READ_STATUS = TRUE
  354. READ_LOCK_CAP = TRUE
  355. READ_LOCK_STATUS = TRUE
  356. FvNameGuid = A0F04529-B715-44C6-BCA4-2DEBDD01EEEC
  357. !include $(PLATFORM_PACKAGE)/Include/Fdf/CoreOsBootInclude.fdf
  358. INF UefiCpuPkg/PiSmmCpuDxeSmm/PiSmmCpuDxeSmm.inf
  359. !if gMinPlatformPkgTokenSpaceGuid.PcdBootToShellOnly == FALSE
  360. INF $(PLATFORM_PACKAGE)/PlatformInit/SiliconPolicyDxe/SiliconPolicyDxe.inf
  361. INF $(PLATFORM_PACKAGE)/PlatformInit/PlatformInitSmm/PlatformInitSmm.inf
  362. INF IntelSiliconPkg/Feature/Flash/SpiFvbService/SpiFvbServiceSmm.inf
  363. INF $(PLATFORM_PACKAGE)/Acpi/AcpiTables/AcpiPlatform.inf
  364. INF $(PLATFORM_PACKAGE)/Acpi/AcpiSmm/AcpiSmm.inf
  365. INF RuleOverride = DRIVER_ACPITABLE $(PLATFORM_BOARD_PACKAGE)/Acpi/BoardAcpiDxe/BoardAcpiDxe.inf
  366. INF $(PLATFORM_PACKAGE)/FspWrapper/SaveMemoryConfig/SaveMemoryConfig.inf
  367. !endif
  368. [FV.FvLateSilicon]
  369. BlockSize = $(FLASH_BLOCK_SIZE)
  370. FvAlignment = 16
  371. ERASE_POLARITY = 1
  372. MEMORY_MAPPED = TRUE
  373. STICKY_WRITE = TRUE
  374. LOCK_CAP = TRUE
  375. LOCK_STATUS = TRUE
  376. WRITE_DISABLED_CAP = TRUE
  377. WRITE_ENABLED_CAP = TRUE
  378. WRITE_STATUS = TRUE
  379. WRITE_LOCK_CAP = TRUE
  380. WRITE_LOCK_STATUS = TRUE
  381. READ_DISABLED_CAP = TRUE
  382. READ_ENABLED_CAP = TRUE
  383. READ_STATUS = TRUE
  384. READ_LOCK_CAP = TRUE
  385. READ_LOCK_STATUS = TRUE
  386. FvNameGuid = 97F09B89-9E83-4DDC-A3D1-10C4AF539D1E
  387. !if gMinPlatformPkgTokenSpaceGuid.PcdBootToShellOnly == FALSE
  388. $(SIPKG_DXE_SMM_BIN) $(PLATFORM_SI_PACKAGE)/Pch/PchInit/Dxe/PchInitDxe.inf
  389. $(SIPKG_DXE_SMM_BIN) $(PLATFORM_SI_PACKAGE)/SystemAgent/SaInit/Dxe/SaInitDxe.inf
  390. $(SIPKG_DXE_SMM_BIN) $(PLATFORM_SI_PACKAGE)/SystemAgent/SmmAccess/Dxe/SmmAccess.inf
  391. $(SIPKG_DXE_SMM_BIN) $(PLATFORM_SI_PACKAGE)/Pch/PchSmiDispatcher/Smm/PchSmiDispatcher.inf
  392. $(SIPKG_DXE_SMM_BIN) $(PLATFORM_SI_PACKAGE)/Pch/SmmControl/RuntimeDxe/SmmControl.inf
  393. $(SIPKG_DXE_SMM_BIN) $(PLATFORM_SI_PACKAGE)/Pch/Spi/Smm/PchSpiSmm.inf
  394. $(SIPKG_DXE_SMM_BIN) $(PLATFORM_SI_PACKAGE)/Pch/PchInit/Smm/PchInitSmm.inf
  395. INF RuleOverride = ACPITABLE $(PLATFORM_SI_PACKAGE)/SystemAgent/AcpiTables/SaAcpiTables.inf
  396. INF RuleOverride = ACPITABLE $(PLATFORM_SI_PACKAGE)/SystemAgent/AcpiTables/SaSsdt/SaSsdt.inf
  397. !endif
  398. [FV.FvOsBoot]
  399. BlockSize = $(FLASH_BLOCK_SIZE)
  400. FvAlignment = 16
  401. ERASE_POLARITY = 1
  402. MEMORY_MAPPED = TRUE
  403. STICKY_WRITE = TRUE
  404. LOCK_CAP = TRUE
  405. LOCK_STATUS = TRUE
  406. WRITE_DISABLED_CAP = TRUE
  407. WRITE_ENABLED_CAP = TRUE
  408. WRITE_STATUS = TRUE
  409. WRITE_LOCK_CAP = TRUE
  410. WRITE_LOCK_STATUS = TRUE
  411. READ_DISABLED_CAP = TRUE
  412. READ_ENABLED_CAP = TRUE
  413. READ_STATUS = TRUE
  414. READ_LOCK_CAP = TRUE
  415. READ_LOCK_STATUS = TRUE
  416. FvNameGuid = 13BF8810-75FD-4B1A-91E6-E16C4201F80A
  417. FILE FV_IMAGE = B9020753-84A8-4BB6-947C-CE7D41F5CE39 {
  418. SECTION GUIDED EE4E5898-3914-4259-9D6E-DC7BD79403CF PROCESSING_REQUIRED = TRUE {
  419. SECTION FV_IMAGE = FvOsBootUncompact
  420. }
  421. }
  422. FILE FV_IMAGE = D4632741-510C-44E3-BE21-C3D6D7881485 {
  423. SECTION GUIDED EE4E5898-3914-4259-9D6E-DC7BD79403CF PROCESSING_REQUIRED = TRUE {
  424. SECTION FV_IMAGE = FvLateSilicon
  425. }
  426. }
  427. [FV.FvSecurityPreMemory]
  428. BlockSize = $(FLASH_BLOCK_SIZE)
  429. FvAlignment = 16 #FV alignment and FV attributes setting.
  430. ERASE_POLARITY = 1
  431. MEMORY_MAPPED = TRUE
  432. STICKY_WRITE = TRUE
  433. LOCK_CAP = TRUE
  434. LOCK_STATUS = TRUE
  435. WRITE_DISABLED_CAP = TRUE
  436. WRITE_ENABLED_CAP = TRUE
  437. WRITE_STATUS = TRUE
  438. WRITE_LOCK_CAP = TRUE
  439. WRITE_LOCK_STATUS = TRUE
  440. READ_DISABLED_CAP = TRUE
  441. READ_ENABLED_CAP = TRUE
  442. READ_STATUS = TRUE
  443. READ_LOCK_CAP = TRUE
  444. READ_LOCK_STATUS = TRUE
  445. FvNameGuid = 9B7FA59D-71C6-4A36-906E-9725EA6ADD5B
  446. !include $(PLATFORM_PACKAGE)/Include/Fdf/CoreSecurityPreMemoryInclude.fdf
  447. INF IntelSiliconPkg/Feature/VTd/PlatformVTdInfoSamplePei/PlatformVTdInfoSamplePei.inf
  448. INF IntelSiliconPkg/Feature/VTd/IntelVTdPmrPei/IntelVTdPmrPei.inf
  449. [FV.FvSecurityPostMemory]
  450. BlockSize = $(FLASH_BLOCK_SIZE)
  451. FvAlignment = 16 #FV alignment and FV attributes setting.
  452. ERASE_POLARITY = 1
  453. MEMORY_MAPPED = TRUE
  454. STICKY_WRITE = TRUE
  455. LOCK_CAP = TRUE
  456. LOCK_STATUS = TRUE
  457. WRITE_DISABLED_CAP = TRUE
  458. WRITE_ENABLED_CAP = TRUE
  459. WRITE_STATUS = TRUE
  460. WRITE_LOCK_CAP = TRUE
  461. WRITE_LOCK_STATUS = TRUE
  462. READ_DISABLED_CAP = TRUE
  463. READ_ENABLED_CAP = TRUE
  464. READ_STATUS = TRUE
  465. READ_LOCK_CAP = TRUE
  466. READ_LOCK_STATUS = TRUE
  467. FvNameGuid = 4199E560-54AE-45E5-91A4-F7BC3804E14A
  468. !include $(PLATFORM_PACKAGE)/Include/Fdf/CoreSecurityPostMemoryInclude.fdf
  469. !if gMinPlatformPkgTokenSpaceGuid.PcdTpm2Enable == TRUE
  470. INF $(PLATFORM_PACKAGE)/Tcg/Tcg2PlatformPei/Tcg2PlatformPei.inf
  471. !endif
  472. [FV.FvSecurityLate]
  473. BlockSize = $(FLASH_BLOCK_SIZE)
  474. FvAlignment = 16
  475. ERASE_POLARITY = 1
  476. MEMORY_MAPPED = TRUE
  477. STICKY_WRITE = TRUE
  478. LOCK_CAP = TRUE
  479. LOCK_STATUS = TRUE
  480. WRITE_DISABLED_CAP = TRUE
  481. WRITE_ENABLED_CAP = TRUE
  482. WRITE_STATUS = TRUE
  483. WRITE_LOCK_CAP = TRUE
  484. WRITE_LOCK_STATUS = TRUE
  485. READ_DISABLED_CAP = TRUE
  486. READ_ENABLED_CAP = TRUE
  487. READ_STATUS = TRUE
  488. READ_LOCK_CAP = TRUE
  489. READ_LOCK_STATUS = TRUE
  490. FvNameGuid = F753FE9A-EEFD-485B-840B-E032D538102C
  491. !include $(PLATFORM_PACKAGE)/Include/Fdf/CoreSecurityLateInclude.fdf
  492. INF IntelSiliconPkg/Feature/VTd/IntelVTdDxe/IntelVTdDxe.inf
  493. !if gMinPlatformPkgTokenSpaceGuid.PcdBootToShellOnly == FALSE
  494. INF $(PLATFORM_SI_PACKAGE)/Hsti/Dxe/HstiSiliconDxe.inf
  495. !endif
  496. !if gMinPlatformPkgTokenSpaceGuid.PcdBootToShellOnly == FALSE
  497. INF $(PLATFORM_PACKAGE)/Hsti/HstiIbvPlatformDxe/HstiIbvPlatformDxe.inf
  498. !if gMinPlatformPkgTokenSpaceGuid.PcdTpm2Enable == TRUE
  499. INF $(PLATFORM_PACKAGE)/Tcg/Tcg2PlatformDxe/Tcg2PlatformDxe.inf
  500. !endif
  501. !endif
  502. [FV.FvSecurity]
  503. BlockSize = $(FLASH_BLOCK_SIZE)
  504. FvAlignment = 16
  505. ERASE_POLARITY = 1
  506. MEMORY_MAPPED = TRUE
  507. STICKY_WRITE = TRUE
  508. LOCK_CAP = TRUE
  509. LOCK_STATUS = TRUE
  510. WRITE_DISABLED_CAP = TRUE
  511. WRITE_ENABLED_CAP = TRUE
  512. WRITE_STATUS = TRUE
  513. WRITE_LOCK_CAP = TRUE
  514. WRITE_LOCK_STATUS = TRUE
  515. READ_DISABLED_CAP = TRUE
  516. READ_ENABLED_CAP = TRUE
  517. READ_STATUS = TRUE
  518. READ_LOCK_CAP = TRUE
  519. READ_LOCK_STATUS = TRUE
  520. FvNameGuid = 5A9A8B4E-149A-4CB2-BDC7-C8D62DE2C8CF
  521. FILE FV_IMAGE = 757CC075-1428-423D-A73C-22639706C119 {
  522. SECTION FV_IMAGE = FvSecurityPreMemory
  523. }
  524. FILE FV_IMAGE = 80BB8482-44D5-4BEC-82B5-8D87A933830B {
  525. SECTION GUIDED EE4E5898-3914-4259-9D6E-DC7BD79403CF PROCESSING_REQUIRED = TRUE {
  526. SECTION FV_IMAGE = FvSecurityPostMemory
  527. }
  528. }
  529. FILE FV_IMAGE = C83522D9-80A1-4D95-8C25-3F1370497406 {
  530. SECTION GUIDED EE4E5898-3914-4259-9D6E-DC7BD79403CF PROCESSING_REQUIRED = TRUE {
  531. SECTION FV_IMAGE = FvSecurityLate
  532. }
  533. }
  534. #
  535. # Pre-memory Advanced Features
  536. #
  537. [FV.FvAdvancedPreMemory]
  538. FvAlignment = 16
  539. ERASE_POLARITY = 1
  540. MEMORY_MAPPED = TRUE
  541. STICKY_WRITE = TRUE
  542. LOCK_CAP = TRUE
  543. LOCK_STATUS = TRUE
  544. WRITE_DISABLED_CAP = TRUE
  545. WRITE_ENABLED_CAP = TRUE
  546. WRITE_STATUS = TRUE
  547. WRITE_LOCK_CAP = TRUE
  548. WRITE_LOCK_STATUS = TRUE
  549. READ_DISABLED_CAP = TRUE
  550. READ_ENABLED_CAP = TRUE
  551. READ_STATUS = TRUE
  552. READ_LOCK_CAP = TRUE
  553. READ_LOCK_STATUS = TRUE
  554. FvNameGuid = 6053D78A-457E-4490-A237-31D0FBE2F305
  555. !include AdvancedFeaturePkg/Include/PreMemory.fdf
  556. !if gKabylakeOpenBoardPkgTokenSpaceGuid.PcdTbtEnable == TRUE
  557. INF $(PLATFORM_BOARD_PACKAGE)/Features/Tbt/TbtInit/Pei/PeiTbtInit.inf
  558. !endif
  559. #
  560. # Post-Memory Advanced Features
  561. #
  562. [FV.FvAdvancedUncompact]
  563. FvAlignment = 16
  564. ERASE_POLARITY = 1
  565. MEMORY_MAPPED = TRUE
  566. STICKY_WRITE = TRUE
  567. LOCK_CAP = TRUE
  568. LOCK_STATUS = TRUE
  569. WRITE_DISABLED_CAP = TRUE
  570. WRITE_ENABLED_CAP = TRUE
  571. WRITE_STATUS = TRUE
  572. WRITE_LOCK_CAP = TRUE
  573. WRITE_LOCK_STATUS = TRUE
  574. READ_DISABLED_CAP = TRUE
  575. READ_ENABLED_CAP = TRUE
  576. READ_STATUS = TRUE
  577. READ_LOCK_CAP = TRUE
  578. READ_LOCK_STATUS = TRUE
  579. FvNameGuid = BE3DF86F-E464-44A3-83F7-0D27E6B88C27
  580. !include AdvancedFeaturePkg/Include/PostMemory.fdf
  581. !if gKabylakeOpenBoardPkgTokenSpaceGuid.PcdTbtEnable == TRUE
  582. INF $(PLATFORM_BOARD_PACKAGE)/Features/Tbt/TbtInit/Dxe/TbtDxe.inf
  583. INF $(PLATFORM_BOARD_PACKAGE)/Features/PciHotPlug/PciHotPlug.inf
  584. INF $(PLATFORM_BOARD_PACKAGE)/Features/Tbt/TbtInit/Smm/TbtSmm.inf
  585. !endif
  586. #
  587. # Compressed FV with Post-Memory Advanced Features
  588. #
  589. [FV.FvAdvanced]
  590. BlockSize = $(FLASH_BLOCK_SIZE)
  591. FvAlignment = 16
  592. ERASE_POLARITY = 1
  593. MEMORY_MAPPED = TRUE
  594. STICKY_WRITE = TRUE
  595. LOCK_CAP = TRUE
  596. LOCK_STATUS = TRUE
  597. WRITE_DISABLED_CAP = TRUE
  598. WRITE_ENABLED_CAP = TRUE
  599. WRITE_STATUS = TRUE
  600. WRITE_LOCK_CAP = TRUE
  601. WRITE_LOCK_STATUS = TRUE
  602. READ_DISABLED_CAP = TRUE
  603. READ_ENABLED_CAP = TRUE
  604. READ_STATUS = TRUE
  605. READ_LOCK_CAP = TRUE
  606. READ_LOCK_STATUS = TRUE
  607. FvNameGuid = B23E7388-9953-45C7-9201-0473DDE5487A
  608. FILE FV_IMAGE = 5248467B-B87B-4E74-AC02-398AF4BCB712 {
  609. SECTION GUIDED EE4E5898-3914-4259-9D6E-DC7BD79403CF PROCESSING_REQUIRED = TRUE {
  610. SECTION FV_IMAGE = FvAdvancedUncompact
  611. }
  612. }
  613. ################################################################################
  614. #
  615. # Rules are use with the [FV] section's module INF type to define
  616. # how an FFS file is created for a given INF file. The following Rule are the default
  617. # rules for the different module type. User can add the customized rules to define the
  618. # content of the FFS file.
  619. #
  620. ################################################################################
  621. !include $(PLATFORM_PACKAGE)/Include/Fdf/RuleInclude.fdf