123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541 |
- /** @file
- GPIO definition table for KabylakeRvp3
- Copyright (c) 2017 - 2019, Intel Corporation. All rights reserved.<BR>
- SPDX-License-Identifier: BSD-2-Clause-Patent
- **/
- #ifndef _KABYLAKE_RVP3_SPD_TABLE_H_
- #define _KABYLAKE_RVP3_SPD_TABLE_H_
- //
- // DQByteMap[0] - ClkDQByteMap:
- // If clock is per rank, program to [0xFF, 0xFF]
- // If clock is shared by 2 ranks, program to [0xFF, 0] or [0, 0xFF]
- // If clock is shared by 2 ranks but does not go to all bytes,
- // Entry[i] defines which DQ bytes Group i services
- // DQByteMap[1] - CmdNDQByteMap: Entry[0] is CmdN/CAA and Entry[1] is CmdN/CAB
- // DQByteMap[2] - CmdSDQByteMap: Entry[0] is CmdS/CAA and Entry[1] is CmdS/CAB
- // DQByteMap[3] - CkeDQByteMap : Entry[0] is CKE /CAA and Entry[1] is CKE /CAB
- // For DDR, DQByteMap[3:1] = [0xFF, 0]
- // DQByteMap[4] - CtlDQByteMap : Always program to [0xFF, 0] since we have 1 CTL / rank
- // Variable only exists to make the code easier to use
- // DQByteMap[5] - CmdVDQByteMap: Always program to [0xFF, 0] since we have 1 CA Vref
- // Variable only exists to make the code easier to use
- //
- //
- // DQ byte mapping to CMD/CTL/CLK, from the CPU side - for SKL RVP3, SKL SDS - used by SKL/KBL MRC
- //
- GLOBAL_REMOVE_IF_UNREFERENCED const UINT8 mDqByteMapSklRvp3[2][6][2] = {
- // Channel 0:
- {
- { 0x0F, 0xF0 }, // CLK0 goes to package 0 - Bytes[3:0], CLK1 goes to package 1 - Bytes[7:4]
- { 0x00, 0xF0 }, // CmdN does not have CAA, CAB goes to Bytes[7:4]
- { 0x0F, 0xF0 }, // CmdS CAA goes to Bytes[3:0], CmdS CAB goes to Byte[7:4]
- { 0x0F, 0x00 }, // CKE CAA goes to Bytes[3:0], CKE does not have CAB
- { 0xFF, 0x00 }, // CTL (CS) goes to all bytes
- { 0xFF, 0x00 } // CA Vref is one for all bytes
- },
- // Channel 1:
- {
- { 0x33, 0xCC }, // CLK0 goes to package 0 - Bytes[3:0], CLK1 goes to package 1 - Bytes[7:4]
- { 0x00, 0xCC }, // CmdN does not have CAA, CAB goes to Bytes[7:4]
- { 0x33, 0xCC }, // CmdS CAA goes to Bytes[3:0], CmdS CAB goes to Byte[7:4]
- { 0x33, 0x00 }, // CKE CAA goes to Bytes[3:0], CKE does not have CAB
- { 0xFF, 0x00 }, // CTL (CS) goes to all bytes
- { 0xFF, 0x00 } // CA Vref is one for all bytes
- }
- };
- //
- // DQS byte swizzling between CPU and DRAM - for SKL DOE RVP
- //
- GLOBAL_REMOVE_IF_UNREFERENCED const UINT8 mDqsMapCpu2DramSklRvp3[2][8] = {
- { 0, 1, 3, 2, 4, 5, 6, 7 }, // Channel 0
- { 1, 0, 4, 5, 2, 3, 6, 7 } // Channel 1
- };
- // Samsung K4E6E304ED-EGCF 178b QDP LPDDR3, 4Gb die (256Mx16), x16
- // or Hynix H9CCNNNBLTALAR-NUD
- // or similar
- // 1867, 14-17-17-40
- // 2 ranks per channel, 2 SDRAMs per rank, 8x4Gb = 4GB total per channel
- GLOBAL_REMOVE_IF_UNREFERENCED const UINT8 mSkylakeRvp16Spd[] = {
- 0x24, ///< 0 Number of Serial PD Bytes Written / SPD Device Size
- 0x20, ///< 1 SPD Revision
- 0x0F, ///< 2 DRAM Device Type
- 0x0E, ///< 3 Module Type
- 0x14, ///< 4 SDRAM Density and Banks: 8 Banks, 4 Gb SDRAM density
- 0x12, ///< 5 SDRAM Addressing: 14 Rows, 11 Columns
- 0xB5, ///< 6 SDRAM Package Type: QDP, 1 Channel per die, Signal Loading Matrix 1
- 0x00, ///< 7 SDRAM Optional Features
- 0x00, ///< 8 SDRAM Thermal and Refresh Options
- 0x00, ///< 9 Other SDRAM Optional Features
- 0x00, ///< 10 Reserved - must be coded as 0x00
- 0x03, ///< 11 Module Nominal Voltage, VDD
- 0x0A, ///< 12 Module Organization, SDRAM width: 16 bits, 2 Ranks
- 0x23, ///< 13 Module Memory Bus Width: 2 channels, 64 bit channel bus width
- 0x00, ///< 14 Module Thermal Sensor
- 0x00, ///< 15 Extended Module Type
- 0x00, ///< 16 Reserved - must be coded as 0x00
- 0x00, ///< 17 Timebases
- 0x09, ///< 18 SDRAM Minimum Cycle Time (tCKmin): tCKmin = 1.071ns (LPDDR3-1867)
- 0xFF, ///< 19 SDRAM Minimum Cycle Time (tCKmax)
- 0xD4, ///< 20 CAS Latencies Supported, First Byte (tCK): 14, 12, 10, 8
- 0x00, ///< 21 CAS Latencies Supported, Second Byte
- 0x00, ///< 22 CAS Latencies Supported, Third Byte
- 0x00, ///< 23 CAS Latencies Supported, Fourth Byte
- 0x78, ///< 24 Minimum CAS Latency Time (tAAmin) = 14.994 ns
- 0x00, ///< 25 Read and Write Latency Set Options
- 0x90, ///< 26 Minimum RAS# to CAS# Delay Time (tRCDmin)
- 0xA8, ///< 27 Minimum Row Precharge Delay Time for all banks (tRPab)
- 0x90, ///< 28 Minimum Row Precharge Delay Time per bank (tRPpb)
- 0x10, ///< 29 Minimum Refresh Recovery Delay Time for all banks (tRFCab), Least Significant Byte
- 0x04, ///< 30 Minimum Refresh Recovery Delay Time for all banks (tRFCab), Most Significant Byte
- 0xE0, ///< 31 Minimum Refresh Recovery Delay Time for per bank (tRFCpb), Least Significant Byte
- 0x01, ///< 32 Minimum Refresh Recovery Delay Time for per bank (tRFCpb), Most Significant Byte
- 0, 0, 0, 0, 0, 0, 0, ///< 33 - 39
- 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, ///< 40 - 49
- 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, ///< 50 - 59
- 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, ///< 60 - 69 Connector to SDRAM Bit Mapping
- 0, 0, 0, 0, 0, 0, 0, 0, ///< 70 - 77 Connector to SDRAM Bit Mapping
- 0, 0, ///< 78 - 79
- 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, ///< 80 - 89
- 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, ///< 90 - 99
- 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, ///< 100 - 109
- 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, ///< 110 - 119
- 0x00, ///< 120 Fine Offset for Minimum Row Precharge Delay Time per bank (tRPpb)
- 0x00, ///< 121 Fine Offset for Minimum Row Precharge Delay Time for all banks (tRPab)
- 0x00, ///< 122 Fine Offset for Minimum RAS# to CAS# Delay Time (tRCDmin)
- 0xFA, ///< 123 Fine Offset for Minimum CAS Latency Time (tAAmin): 14.994 ns (LPDDR3-1867)
- 0x7F, ///< 124 Fine Offset for SDRAM Minimum Cycle Time (tCKmax): 32.002 ns
- 0xCA, ///< 125 Fine Offset for SDRAM Minimum Cycle Time (tCKmin): 1.071 ns (LPDDR-1867)
- 0x00, ///< 126 CRC A
- 0x00, ///< 127 CRC B
- 0, 0, ///< 128 - 129
- 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, ///< 130 - 139
- 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, ///< 140 - 149
- 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, ///< 150 - 159
- 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, ///< 160 - 169
- 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, ///< 170 - 179
- 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, ///< 180 - 189
- 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, ///< 190 - 199
- 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, ///< 200 - 209
- 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, ///< 210 - 219
- 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, ///< 220 - 229
- 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, ///< 230 - 239
- 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, ///< 240 - 249
- 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, ///< 250 - 259
- 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, ///< 260 - 269
- 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, ///< 270 - 279
- 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, ///< 280 - 289
- 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, ///< 290 - 299
- 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, ///< 300 - 309
- 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, ///< 310 - 319
- 0x00, ///< 320 Module Manufacturer ID Code, Least Significant Byte
- 0x00, ///< 321 Module Manufacturer ID Code, Most Significant Byte
- 0x00, ///< 322 Module Manufacturing Location
- 0x00, ///< 323 Module Manufacturing Date Year
- 0x00, ///< 324 Module Manufacturing Date Week
- 0x55, ///< 325 Module Serial Number A
- 0x00, ///< 326 Module Serial Number B
- 0x00, ///< 327 Module Serial Number C
- 0x00, ///< 328 Module Serial Number D
- 0x20, 0x20, 0x20, 0x20, 0x20, ///< 329 - 333 Module Part Number: Unused bytes coded as ASCII Blanks (0x20)
- 0x20, 0x20, 0x20, 0x20, 0x20, ///< 334 - 338 Module Part Number
- 0x20, 0x20, 0x20, 0x20, 0x20, ///< 339 - 343 Module Part Number
- 0x20, 0x20, 0x20, 0x20, 0x20, ///< 344 - 348 Module Part Number
- 0x00, ///< 349 Module Revision Code
- 0x00, ///< 350 DRAM Manufacturer ID Code, Least Significant Byte
- 0x00, ///< 351 DRAM Manufacturer ID Code, Most Significant Byte
- 0x00, ///< 352 DRAM Stepping
- 0, 0, 0, 0, 0, 0, 0, ///< 353 - 359
- 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, ///< 360 - 369
- 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, ///< 370 - 379
- 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, ///< 380 - 389
- 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, ///< 390 - 399
- 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, ///< 400 - 409
- 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, ///< 410 - 419
- 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, ///< 420 - 429
- 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, ///< 430 - 439
- 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, ///< 440 - 449
- 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, ///< 450 - 459
- 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, ///< 460 - 469
- 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, ///< 470 - 479
- 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, ///< 480 - 489
- 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, ///< 490 - 499
- 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, ///< 500 - 509
- 0, 0 ///< 510 - 511
- };
- GLOBAL_REMOVE_IF_UNREFERENCED const UINT16 mSkylakeRvp16SpdSize = sizeof (mSkylakeRvp16Spd);
- //Hynix H9CCNNNBJTMLAR-NUD, DDP, LPDDR3, 8Gb die
- //1867
- GLOBAL_REMOVE_IF_UNREFERENCED const UINT8 mSkylakeRvp3Spd110[] = {
- 0x91, ///< 0 Number of Serial PD Bytes Written / SPD Device Size / CRC Coverage 1, 2
- 0x20, ///< 1 SPD Revision
- 0xF1, ///< 2 DRAM Device Type
- 0x03, ///< 3 Module Type
- 0x05, ///< 4 SDRAM Density and Banks, 8Gb
- 0x19, ///< 5 SDRAM Addressing: 15 Rows, 10 Columns
- 0x05, ///< 6 Module Nominal Voltage
- 0x0B, ///< 7 Module Organization: 32 bits, 2 Ranks
- 0x03, ///< 8 Module Memory Bus Width
- 0x11, ///< 9 Fine Timebase (FTB) Dividend / Divisor
- 0x01, ///< 10 Medium Timebase (MTB) Dividend
- 0x08, ///< 11 Medium Timebase (MTB) Divisor
- 0x09, ///< 12 SDRAM Minimum Cycle Time (tCKmin): tCKmin = 1.071 ns (LPDDR3-1867)
- 0x00, ///< 13 Reserved0
- 0x50, ///< 14 CAS Latencies supported (tCK): 14, 12, 10, 8 (LSB)
- 0x05, ///< 15 CAS Latencies supported (tCK): 14, 12, 10, 8 (LSB)
- 0x78, ///< 16 Minimum CAS Latency (tAAmin) = 14.994 ns
- 0x78, ///< 17 Minimum Write Recovery Time (tWRmin)
- 0x90, ///< 18 Minimum RAS# to CAS# Delay Time (tRCDmin)
- 0x50, ///< 19 Minimum Row Active to Row Active Delay Time (tRRDmin)
- 0x90, ///< 20 Minimum Row Precharge Delay Time (tRPmin)
- 0x11, ///< 21 Upper Nibbles for tRAS and tRC
- 0x50, ///< 22 Minimum Active to Precharge Delay Time (tRASmin), Least Significant Byte
- 0xE0, ///< 23 Minimum Active to Active/Refresh Delay Time (tRCmin), Least Significant Byte
- 0x90, ///< 24 Minimum Refresh Recovery Delay Time (tRFCmin), Least Significant Byte
- 0x06, ///< 25 Minimum Refresh Recovery Delay Time (tRFCmin), Most Significant Byte
- 0x3C, ///< 26 Minimum Internal Write to Read Command Delay Time (tWTRmin)
- 0x3C, ///< 27 Minimum Internal Read to Precharge Command Delay Time (tRTPmin)
- 0x01, ///< 28 Upper Nibble for tFAW
- 0x90, ///< 29 Minimum Four Activate Window Delay Time (tFAWmin)
- 0x00, ///< 30 SDRAM Optional Features
- 0x00, ///< 31 SDRAMThermalAndRefreshOptions
- 0x00, ///< 32 ModuleThermalSensor
- 0x00, ///< 33 SDRAM Device Type
- 0xCA, ///< 34 Fine Offset for SDRAM Minimum Cycle Time (tCKmin): 1.071 ns (LPDDR3-1867)
- 0xFA, ///< 35 Fine Offset for Minimum CAS Latency Time (tAAmin): 14.994 ns (LPDDR3-1867)
- 0x00, ///< 36 Fine Offset for Minimum RAS# to CAS# Delay Time (tRCDmin)
- 0x00, ///< 37 Fine Offset for Minimum Row Precharge Delay Time (tRPmin)
- 0x00, ///< 38 Fine Offset for Minimum Active to Active/Refresh Delay Time (tRCmin)
- 0xA8, ///< 39 Row precharge time for all banks (tRPab)
- 0x00, ///< 40 FTB for Row precharge time for all banks (tRPab)
- 0, 0, 0, 0, 0, 0, 0, 0, 0, ///< 41 - 49
- 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, ///< 50 - 59
- 0, 0, ///< 60 - 61
- 0x00, ///< 62 Reference Raw Card Used
- 0x00, ///< 63 Address Mapping from Edge Connector to DRAM
- 0x00, ///< 64 ThermalHeatSpreaderSolution
- 0, 0, 0, 0, 0, ///< 65 - 69
- 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, ///< 70 - 79
- 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, ///< 80 - 89
- 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, ///< 90 - 99
- 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, ///< 100 - 109
- 0, 0, 0, 0, 0, 0, 0, ///< 110 - 116
- 0x00, ///< 117 Module Manufacturer ID Code, Least Significant Byte
- 0x00, ///< 118 Module Manufacturer ID Code, Most Significant Byte
- 0x00, ///< 119 Module Manufacturing Location
- 0x00, ///< 120 Module Manufacturing Date Year
- 0x00, ///< 121 Module Manufacturing Date creation work week
- 0x55, ///< 122 Module Serial Number A
- 0x00, ///< 123 Module Serial Number B
- 0x00, ///< 124 Module Serial Number C
- 0x00, ///< 125 Module Serial Number D
- 0x00, ///< 126 CRC A
- 0x00 ///< 127 CRC B
- };
- GLOBAL_REMOVE_IF_UNREFERENCED const UINT16 mSkylakeRvp3Spd110Size = sizeof (mSkylakeRvp3Spd110);
- //
- // Micron MT52L512M32D2PF 78b DDP LPDDR3, 8Gb die (256Mx32), x32
- //
- GLOBAL_REMOVE_IF_UNREFERENCED const UINT8 mKblRSpdLpddr32133[] = {
- 0x91, ///< 0 128 SPD bytes used, 256 total, CRC covers 0..116
- 0x20, ///< 1 SPD Revision 2.0
- 0xF1, ///< 2 DRAM Type: LPDDR3 SDRAM
- 0x03, ///< 3 Module Type: SO-DIMM
- 0x05, ///< 4 8 Banks, 8 Gb SDRAM density
- 0x19, ///< 5 SDRAM Addressing: 15 Rows, 10 Columns
- 0x05, ///< 6 Module Nominal Voltage VDD: 1.2v
- 0x0B, ///< 7 SDRAM width: 32 bits, 2 Ranks
- 0x03, ///< 8 SDRAM bus width: 64 bits, no ECC
- 0x11, ///< 9 Fine Timebase (FTB) granularity: 1 ps
- 0x01, ///< 10 Medium Timebase (MTB) : 0.125 ns
- 0x08, ///< 11 Medium Timebase Divisor
- 0x08, ///< 12 tCKmin = 0.938 ns (LPDDR3-2133)
- 0x00, ///< 13 Reserved
- 0x50, ///< 14 CAS Latencies supported (tCK): 16, 14, 12, 10, 8 (LSB)
- 0x15, ///< 15 CAS Latencies supported (tCK): 16, 14, 12, 10, 8 (MSB)
- 0x78, ///< 16 Minimum CAS Latency (tAAmin) = 15.008 ns
- 0x78, ///< 17 tWR = 15 ns
- 0x90, ///< 18 Minimum RAS-to-CAS delay (tRCDmin) = 18 ns
- 0x50, ///< 19 tRRD = 10 ns
- 0x90, ///< 20 Minimum row precharge time (tRPmin) = 18 ns
- 0x11, ///< 21 Upper nibbles for tRAS and tRC
- 0x50, ///< 22 tRASmin = 42 ns
- 0xE0, ///< 23 tRCmin = (tRASmin + tRPmin) = 60 ns
- 0x90, ///< 24 tRFCmin = (tRFCab) = 210 ns (8Gb)
- 0x06, ///< 25 tRFCmin MSB
- 0x3C, ///< 26 tWTRmin = 7.5 ns
- 0x3C, ///< 27 tRTPmin = 7.5 ns
- 0x01, ///< 28 tFAWmin upper nibble
- 0x90, ///< 29 tFAWmin = 50 ns
- 0x00, ///< 30 SDRAM Optional Features - none
- 0x00, ///< 31 SDRAM Thermal / Refresh options - none
- 0x00, ///< 32 ModuleThermalSensor
- 0x00, ///< 33 SDRAM Device Type
- 0xC2, ///< 34 FTB for tCKmin = 0.938 ns (LPDDR3-2133)
- 0x08, ///< 35 FTB for tAAmin = 15.008 ns (LPDDR3-2133)
- 0x00, ///< 36 Fine Offset for Minimum RAS# to CAS# Delay Time (tRCDmin)
- 0x00, ///< 37 Fine Offset for Minimum Row Precharge Delay Time (tRPmin)
- 0x00, ///< 38 Fine Offset for Minimum Active to Active/Refresh Delay Time (tRCmin)
- 0xA8, ///< 39 Row precharge time for all banks (tRPab)= 21 ns
- 0x00, ///< 40 FTB for Row precharge time for all banks (tRPab) = 0
- 0, 0, 0, 0, 0, 0, 0, 0, 0, ///< 41 - 49
- 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, ///< 50 - 59
- 0, 0, ///< 60 - 61
- 0x00, ///< 62 Reference Raw Card Used
- 0x00, ///< 63 Rank1 Mapping: Standard
- 0x00, ///< 64 ThermalHeatSpreaderSolution
- 0, 0, 0, 0, 0, ///< 65 - 69
- 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, ///< 70 - 79
- 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, ///< 80 - 89
- 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, ///< 90 - 99
- 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, ///< 100 - 109
- 0, 0, 0, 0, 0, 0, 0, ///< 110 - 116
- 0x00, ///< 117 Module Manufacturer ID Code, Least Significant Byte
- 0x00, ///< 118 Module Manufacturer ID Code, Most Significant Byte
- 0x00, ///< 119 Module Manufacturing Location
- 0x00, ///< 120 Module Manufacturing Date Year
- 0x00, ///< 121 Module Manufacturing Date creation work week
- 0x55, ///< 122 Module ID: Module Serial Number
- 0x00, ///< 123 Module Serial Number B
- 0x00, ///< 124 Module Serial Number C
- 0x00, ///< 125 Module Serial Number D
- 0x00, ///< 126 CRC A
- 0x00 ///< 127 CRC B
- };
- GLOBAL_REMOVE_IF_UNREFERENCED const UINT16 mKblRSpdLpddr32133Size = sizeof (mKblRSpdLpddr32133);
- GLOBAL_REMOVE_IF_UNREFERENCED const UINT8 mSpdLpddr32133[] = {
- 0x24, ///< 0 Number of Serial PD Bytes Written / SPD Device Size
- 0x01, ///< 1 SPD Revision
- 0x0F, ///< 2 DRAM Device Type
- 0x0E, ///< 3 Module Type
- 0x15, ///< 4 SDRAM Density and Banks: 8 Banks, 8 Gb SDRAM density
- 0x19, ///< 5 SDRAM Addressing: 15 Rows, 10 Columns
- 0x90, ///< 6 SDRAM Package Type: QDP, 1 Channel per die, Signal Loading Matrix 1
- 0x00, ///< 7 SDRAM Optional Features
- 0x00, ///< 8 SDRAM Thermal and Refresh Options
- 0x00, ///< 9 Other SDRAM Optional Features
- 0x00, ///< 10 Reserved - must be coded as 0x00
- 0x0B, ///< 11 Module Nominal Voltage, VDD
- 0x0B, ///< 12 Module Organization, SDRAM width: 32 bits, 2 Ranks
- 0x03, ///< 13 Module Memory Bus Width: 2 channels, 64 bit channel bus width
- 0x00, ///< 14 Module Thermal Sensor
- 0x00, ///< 15 Extended Module Type
- 0x00, ///< 16 Reserved - must be coded as 0x00
- 0x00, ///< 17 Timebases
- 0x08, ///< 18 SDRAM Minimum Cycle Time (tCKmin)
- 0xFF, ///< 19 SDRAM Minimum Cycle Time (tCKmax)
- 0xD4, ///< 20 CAS Latencies Supported, First Byte
- 0x01, ///< 21 CAS Latencies Supported, Second Byte
- 0x00, ///< 22 CAS Latencies Supported, Third Byte
- 0x00, ///< 23 CAS Latencies Supported, Fourth Byte
- 0x78, ///< 24 Minimum CAS Latency Time (tAAmin)
- 0x00, ///< 25 Read and Write Latency Set Options
- 0x90, ///< 26 Minimum RAS# to CAS# Delay Time (tRCDmin)
- 0xA8, ///< 27 Minimum Row Precharge Delay Time for all banks (tRPab)
- 0x90, ///< 28 Minimum Row Precharge Delay Time per bank (tRPpb)
- 0x90, ///< 29 Minimum Refresh Recovery Delay Time for all banks (tRFCab), Least Significant Byte
- 0x06, ///< 30 Minimum Refresh Recovery Delay Time for all banks (tRFCab), Most Significant Byte
- 0xD0, ///< 31 Minimum Refresh Recovery Delay Time for per bank (tRFCpb), Least Significant Byte
- 0x02, ///< 32 Minimum Refresh Recovery Delay Time for per bank (tRFCpb), Most Significant Byte
- 0, 0, 0, 0, 0, 0, 0, ///< 33 - 39
- 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, ///< 40 - 49
- 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, ///< 50 - 59
- 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, ///< 60 - 69 Connector to SDRAM Bit Mapping
- 0, 0, 0, 0, 0, 0, 0, 0, ///< 70 - 77 Connector to SDRAM Bit Mapping
- 0, 0, ///< 78 - 79
- 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, ///< 80 - 89
- 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, ///< 90 - 99
- 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, ///< 100 - 109
- 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, ///< 110 - 119
- 0x00, ///< 120 Fine Offset for Minimum Row Precharge Delay Time per bank (tRPpb)
- 0x00, ///< 121 Fine Offset for Minimum Row Precharge Delay Time for all banks (tRPab)
- 0x00, ///< 122 Fine Offset for Minimum RAS# to CAS# Delay Time (tRCDmin)
- 0x08, ///< 123 Fine Offset for Minimum CAS Latency Time (tAAmin)
- 0x7F, ///< 124 Fine Offset for SDRAM Minimum Cycle Time (tCKmax)
- 0xC2, ///< 125 Fine Offset for SDRAM Minimum Cycle Time (tCKmin)
- 0x00, ///< 126 CRC A
- 0x00, ///< 127 CRC B
- 0, 0, ///< 128 - 129
- 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, ///< 130 - 139
- 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, ///< 140 - 149
- 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, ///< 150 - 159
- 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, ///< 160 - 169
- 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, ///< 170 - 179
- 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, ///< 180 - 189
- 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, ///< 190 - 199
- 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, ///< 200 - 209
- 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, ///< 210 - 219
- 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, ///< 220 - 229
- 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, ///< 230 - 239
- 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, ///< 240 - 249
- 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, ///< 250 - 259
- 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, ///< 260 - 269
- 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, ///< 270 - 279
- 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, ///< 280 - 289
- 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, ///< 290 - 299
- 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, ///< 300 - 309
- 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, ///< 310 - 319
- 0x00, ///< 320 Module Manufacturer ID Code, Least Significant Byte
- 0x00, ///< 321 Module Manufacturer ID Code, Most Significant Byte
- 0x00, ///< 322 Module Manufacturing Location
- 0x00, ///< 323 Module Manufacturing Date Year
- 0x00, ///< 324 Module Manufacturing Date Week
- 0x55, ///< 325 Module Serial Number A
- 0x00, ///< 326 Module Serial Number B
- 0x00, ///< 327 Module Serial Number C
- 0x00, ///< 328 Module Serial Number D
- 0x20, 0x20, 0x20, 0x20, 0x20, ///< 329 - 333 Module Part Number: Unused bytes coded as ASCII Blanks (0x20)
- 0x20, 0x20, 0x20, 0x20, 0x20, ///< 334 - 338 Module Part Number
- 0x20, 0x20, 0x20, 0x20, 0x20, ///< 339 - 343 Module Part Number
- 0x20, 0x20, 0x20, 0x20, 0x20, ///< 344 - 348 Module Part Number
- 0x00, ///< 349 Module Revision Code
- 0x00, ///< 350 DRAM Manufacturer ID Code, Least Significant Byte
- 0x00, ///< 351 DRAM Manufacturer ID Code, Most Significant Byte
- 0x00, ///< 352 DRAM Stepping
- 0, 0, 0, 0, 0, 0, 0, ///< 353 - 359
- 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, ///< 360 - 369
- 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, ///< 370 - 379
- 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, ///< 380 - 389
- 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, ///< 390 - 399
- 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, ///< 400 - 409
- 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, ///< 410 - 419
- 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, ///< 420 - 429
- 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, ///< 430 - 439
- 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, ///< 440 - 449
- 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, ///< 450 - 459
- 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, ///< 460 - 469
- 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, ///< 470 - 479
- 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, ///< 480 - 489
- 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, ///< 490 - 499
- 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, ///< 500 - 509
- 0, 0 ///< 510 - 511
- };
- GLOBAL_REMOVE_IF_UNREFERENCED const UINT16 mSpdLpddr32133Size = sizeof (mSpdLpddr32133);
- /**
- Hynix H9CCNNN8JTMLAR-NTM_178b_DDP LPDDR3, 4Gb die (128Mx32), x32
- or Elpida EDF8132A1MC-GD-F
- or Samsung K4E8E304EB-EGCE
- 1600, 12-15-15-34
- 2 rank per channel, 2 SDRAMs per rank, 4x4Gb = 2GB total per channel
- **/
- GLOBAL_REMOVE_IF_UNREFERENCED const UINT8 mSkylakeRvp3Spd[] = {
- 0x24, ///< 0 Number of Serial PD Bytes Written / SPD Device Size
- 0x20, ///< 1 SPD Revision
- 0x0F, ///< 2 DRAM Device Type
- 0x0E, ///< 3 Module Type
- 0x14, ///< 4 SDRAM Density and Banks: 8 Banks, 4 Gb SDRAM density
- 0x11, ///< 5 SDRAM Addressing: 14 Rows, 10 Columns
- 0x95, ///< 6 SDRAM Package Type: DDP, 1 Channel per die, Signal Loading Matrix 1
- 0x00, ///< 7 SDRAM Optional Features
- 0x00, ///< 8 SDRAM Thermal and Refresh Options
- 0x00, ///< 9 Other SDRAM Optional Features
- 0x00, ///< 10 Reserved - must be coded as 0x00
- 0x03, ///< 11 Module Nominal Voltage, VDD
- 0x0B, ///< 12 Module Organization, SDRAM width: 32 bits, 2 Ranks
- 0x23, ///< 13 Module Memory Bus Width: 2 channels, 64 bit channel bus width
- 0x00, ///< 14 Module Thermal Sensor
- 0x00, ///< 15 Extended Module Type
- 0x00, ///< 16 Reserved - must be coded as 0x00
- 0x00, ///< 17 Timebases
- 0x0A, ///< 18 SDRAM Minimum Cycle Time (tCKmin)
- 0xFF, ///< 19 SDRAM Minimum Cycle Time (tCKmax)
- 0x54, ///< 20 CAS Latencies Supported, First Byte (tCk): 12 10 8
- 0x00, ///< 21 CAS Latencies Supported, Second Byte
- 0x00, ///< 22 CAS Latencies Supported, Third Byte
- 0x00, ///< 23 CAS Latencies Supported, Fourth Byte
- 0x78, ///< 24 Minimum CAS Latency Time (tAAmin)
- 0x00, ///< 25 Read and Write Latency Set Options
- 0x90, ///< 26 Minimum RAS# to CAS# Delay Time (tRCDmin)
- 0xA8, ///< 27 Minimum Row Precharge Delay Time for all banks (tRPab)
- 0x90, ///< 28 Minimum Row Precharge Delay Time per bank (tRPpb)
- 0x10, ///< 29 Minimum Refresh Recovery Delay Time for all banks (tRFCab), Least Significant Byte
- 0x04, ///< 30 Minimum Refresh Recovery Delay Time for all banks (tRFCab), Most Significant Byte
- 0xE0, ///< 31 Minimum Refresh Recovery Delay Time for per bank (tRFCpb), Least Significant Byte
- 0x01, ///< 32 Minimum Refresh Recovery Delay Time for per bank (tRFCpb), Most Significant Byte
- 0, 0, 0, 0, 0, 0, 0, ///< 33 - 39
- 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, ///< 40 - 49
- 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, ///< 50 - 59
- 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, ///< 60 - 69 Connector to SDRAM Bit Mapping
- 0, 0, 0, 0, 0, 0, 0, 0, ///< 70 - 77 Connector to SDRAM Bit Mapping
- 0, 0, ///< 78 - 79
- 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, ///< 80 - 89
- 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, ///< 90 - 99
- 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, ///< 100 - 109
- 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, ///< 110 - 119
- 0x00, ///< 120 Fine Offset for Minimum Row Precharge Delay Time per bank (tRPpb)
- 0x00, ///< 121 Fine Offset for Minimum Row Precharge Delay Time for all banks (tRPab)
- 0x00, ///< 122 Fine Offset for Minimum RAS# to CAS# Delay Time (tRCDmin)
- 0x00, ///< 123 Fine Offset for Minimum CAS Latency Time (tAAmin)
- 0x7F, ///< 124 Fine Offset for SDRAM Minimum Cycle Time (tCKmax)
- 0x00, ///< 125 Fine Offset for SDRAM Minimum Cycle Time (tCKmin)
- 0x00, ///< 126 CRC A
- 0x00, ///< 127 CRC B
- 0, 0, ///< 128 - 129
- 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, ///< 130 - 139
- 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, ///< 140 - 149
- 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, ///< 150 - 159
- 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, ///< 160 - 169
- 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, ///< 170 - 179
- 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, ///< 180 - 189
- 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, ///< 190 - 199
- 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, ///< 200 - 209
- 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, ///< 210 - 219
- 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, ///< 220 - 229
- 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, ///< 230 - 239
- 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, ///< 240 - 249
- 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, ///< 250 - 259
- 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, ///< 260 - 269
- 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, ///< 270 - 279
- 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, ///< 280 - 289
- 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, ///< 290 - 299
- 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, ///< 300 - 309
- 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, ///< 310 - 319
- 0x00, ///< 320 Module Manufacturer ID Code, Least Significant Byte
- 0x00, ///< 321 Module Manufacturer ID Code, Most Significant Byte
- 0x00, ///< 322 Module Manufacturing Location
- 0x00, ///< 323 Module Manufacturing Date Year
- 0x00, ///< 324 Module Manufacturing Date Week
- 0x55, ///< 325 Module Serial Number A
- 0x00, ///< 326 Module Serial Number B
- 0x00, ///< 327 Module Serial Number C
- 0x00, ///< 328 Module Serial Number D
- 0x20, 0x20, 0x20, 0x20, 0x20, ///< 329 - 333 Module Part Number: Unused bytes coded as ASCII Blanks (0x20)
- 0x20, 0x20, 0x20, 0x20, 0x20, ///< 334 - 338 Module Part Number
- 0x20, 0x20, 0x20, 0x20, 0x20, ///< 339 - 343 Module Part Number
- 0x20, 0x20, 0x20, 0x20, 0x20, ///< 344 - 348 Module Part Number
- 0x00, ///< 349 Module Revision Code
- 0x00, ///< 350 DRAM Manufacturer ID Code, Least Significant Byte
- 0x00, ///< 351 DRAM Manufacturer ID Code, Most Significant Byte
- 0x00, ///< 352 DRAM Stepping
- 0, 0, 0, 0, 0, 0, 0, ///< 353 - 359
- 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, ///< 360 - 369
- 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, ///< 370 - 379
- 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, ///< 380 - 389
- 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, ///< 390 - 399
- 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, ///< 400 - 409
- 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, ///< 410 - 419
- 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, ///< 420 - 429
- 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, ///< 430 - 439
- 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, ///< 440 - 449
- 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, ///< 450 - 459
- 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, ///< 460 - 469
- 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, ///< 470 - 479
- 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, ///< 480 - 489
- 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, ///< 490 - 499
- 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, ///< 500 - 509
- 0, 0 ///< 510 - 511
- };
- GLOBAL_REMOVE_IF_UNREFERENCED const UINT16 mSkylakeRvp3SpdSize = sizeof (mSkylakeRvp3Spd);
- #endif // _KABYLAKE_RVP3_SPD_TABLE_H_
|