ls1012aqds.h 2.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107
  1. /* SPDX-License-Identifier: GPL-2.0+ */
  2. /*
  3. * Copyright 2016 Freescale Semiconductor, Inc.
  4. */
  5. #ifndef __LS1012AQDS_H__
  6. #define __LS1012AQDS_H__
  7. #include "ls1012a_common.h"
  8. /* DDR */
  9. #define CONFIG_DIMM_SLOTS_PER_CTLR 1
  10. #define CONFIG_CHIP_SELECTS_PER_CTRL 1
  11. #define CONFIG_SYS_SDRAM_SIZE 0x40000000
  12. /*
  13. * QIXIS Definitions
  14. */
  15. #define CONFIG_FSL_QIXIS
  16. #ifdef CONFIG_FSL_QIXIS
  17. #define CONFIG_QIXIS_I2C_ACCESS
  18. #define CONFIG_SYS_I2C_FPGA_ADDR 0x66
  19. #define QIXIS_LBMAP_BRDCFG_REG 0x04
  20. #define QIXIS_LBMAP_SWITCH 6
  21. #define QIXIS_LBMAP_MASK 0x08
  22. #define QIXIS_LBMAP_SHIFT 0
  23. #define QIXIS_LBMAP_DFLTBANK 0x00
  24. #define QIXIS_LBMAP_ALTBANK 0x08
  25. #define QIXIS_RST_CTL_RESET 0x31
  26. #define QIXIS_RCFG_CTL_RECONFIG_IDLE 0x20
  27. #define QIXIS_RCFG_CTL_RECONFIG_START 0x21
  28. #define QIXIS_RCFG_CTL_WATCHDOG_ENBLE 0x08
  29. #endif
  30. /*
  31. * I2C bus multiplexer
  32. */
  33. #define I2C_MUX_PCA_ADDR_PRI 0x77
  34. #define I2C_MUX_PCA_ADDR_SEC 0x76 /* Secondary multiplexer */
  35. #define I2C_RETIMER_ADDR 0x18
  36. #define I2C_MUX_CH_DEFAULT 0x8
  37. #define I2C_MUX_CH_CH7301 0xC
  38. #define I2C_MUX_CH5 0xD
  39. #define I2C_MUX_CH7 0xF
  40. #define I2C_MUX_CH_VOL_MONITOR 0xa
  41. /*
  42. * RTC configuration
  43. */
  44. #define RTC
  45. #define CONFIG_RTC_PCF8563 1
  46. #define CONFIG_SYS_I2C_RTC_ADDR 0x51 /* Channel 3*/
  47. /* EEPROM */
  48. #define CONFIG_ID_EEPROM
  49. #define CONFIG_SYS_I2C_EEPROM_NXID
  50. #define CONFIG_SYS_EEPROM_BUS_NUM 0
  51. #define CONFIG_SYS_I2C_EEPROM_ADDR 0x57
  52. #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
  53. #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 3
  54. #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 5
  55. /* Voltage monitor on channel 2*/
  56. #define I2C_VOL_MONITOR_ADDR 0x40
  57. #define I2C_VOL_MONITOR_BUS_V_OFFSET 0x2
  58. #define I2C_VOL_MONITOR_BUS_V_OVF 0x1
  59. #define I2C_VOL_MONITOR_BUS_V_SHIFT 3
  60. /* DSPI */
  61. #define CONFIG_FSL_DSPI1
  62. #define MMAP_DSPI DSPI1_BASE_ADDR
  63. #define CONFIG_SYS_DSPI_CTAR0 1
  64. #define CONFIG_SYS_DSPI_CTAR1 (DSPI_CTAR_TRSZ(7) | DSPI_CTAR_PCSSCK_1CLK |\
  65. DSPI_CTAR_PASC(0) | DSPI_CTAR_PDT(0) | \
  66. DSPI_CTAR_CSSCK(2) | DSPI_CTAR_ASC(0) | \
  67. DSPI_CTAR_DT(0))
  68. #define CONFIG_SPI_FLASH_SST /* cs1 */
  69. #define CONFIG_SYS_DSPI_CTAR2 (DSPI_CTAR_TRSZ(7) | DSPI_CTAR_PCSSCK_1CLK |\
  70. DSPI_CTAR_PASC(0) | DSPI_CTAR_PDT(0) | \
  71. DSPI_CTAR_CSSCK(0) | DSPI_CTAR_ASC(0) | \
  72. DSPI_CTAR_DT(0))
  73. #define CONFIG_SPI_FLASH_STMICRO /* cs2 */
  74. #define CONFIG_SYS_DSPI_CTAR3 (DSPI_CTAR_TRSZ(7) | DSPI_CTAR_PCSSCK_1CLK |\
  75. DSPI_CTAR_PASC(0) | DSPI_CTAR_PDT(0) | \
  76. DSPI_CTAR_CSSCK(2) | DSPI_CTAR_ASC(0) | \
  77. DSPI_CTAR_DT(0))
  78. #define CONFIG_SPI_FLASH_EON /* cs3 */
  79. /* MMC */
  80. #ifdef CONFIG_MMC
  81. #define CONFIG_SYS_FSL_MMC_HAS_CAPBLT_VS33
  82. #endif
  83. #define CONFIG_PCIE1 /* PCIE controller 1 */
  84. #define CONFIG_PCI_SCAN_SHOW
  85. #include <asm/fsl_secure_boot.h>
  86. #endif /* __LS1012AQDS_H__ */