T4240QDS.h 18 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555
  1. /* SPDX-License-Identifier: GPL-2.0+ */
  2. /*
  3. * Copyright 2011-2012 Freescale Semiconductor, Inc.
  4. */
  5. /*
  6. * T4240 QDS board configuration file
  7. */
  8. #ifndef __CONFIG_H
  9. #define __CONFIG_H
  10. #include <linux/stringify.h>
  11. #define CONFIG_FSL_SATA_V2
  12. #define CONFIG_PCIE4
  13. #define CONFIG_ICS307_REFCLK_HZ 25000000 /* ICS307 ref clk freq */
  14. #ifdef CONFIG_RAMBOOT_PBL
  15. #define CONFIG_SYS_FSL_PBL_PBI board/freescale/t4qds/t4_pbi.cfg
  16. #if !defined(CONFIG_MTD_RAW_NAND) && !defined(CONFIG_SDCARD)
  17. #define CONFIG_RAMBOOT_TEXT_BASE CONFIG_SYS_TEXT_BASE
  18. #define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc
  19. #else
  20. #define CONFIG_SPL_FLUSH_IMAGE
  21. #define CONFIG_SPL_PAD_TO 0x40000
  22. #define CONFIG_SPL_MAX_SIZE 0x28000
  23. #define RESET_VECTOR_OFFSET 0x27FFC
  24. #define BOOT_PAGE_OFFSET 0x27000
  25. #ifdef CONFIG_MTD_RAW_NAND
  26. #define CONFIG_SYS_NAND_U_BOOT_SIZE (768 << 10)
  27. #define CONFIG_SYS_NAND_U_BOOT_DST 0x00200000
  28. #define CONFIG_SYS_NAND_U_BOOT_START 0x00200000
  29. #define CONFIG_SYS_NAND_U_BOOT_OFFS (256 << 10)
  30. #define CONFIG_SYS_FSL_PBL_RCW board/freescale/t4qds/t4_nand_rcw.cfg
  31. #endif
  32. #ifdef CONFIG_SDCARD
  33. #define CONFIG_RESET_VECTOR_ADDRESS 0x200FFC
  34. #define CONFIG_SYS_MMC_U_BOOT_SIZE (768 << 10)
  35. #define CONFIG_SYS_MMC_U_BOOT_DST 0x00200000
  36. #define CONFIG_SYS_MMC_U_BOOT_START 0x00200000
  37. #define CONFIG_SYS_MMC_U_BOOT_OFFS (260 << 10)
  38. #ifndef CONFIG_SPL_BUILD
  39. #define CONFIG_SYS_MPC85XX_NO_RESETVEC
  40. #endif
  41. #define CONFIG_SYS_FSL_PBL_RCW board/freescale/t4qds/t4_sd_rcw.cfg
  42. #endif
  43. #ifdef CONFIG_SPL_BUILD
  44. #define CONFIG_SPL_SKIP_RELOCATE
  45. #define CONFIG_SPL_COMMON_INIT_DDR
  46. #define CONFIG_SYS_CCSR_DO_NOT_RELOCATE
  47. #endif
  48. #endif
  49. #endif /* CONFIG_RAMBOOT_PBL */
  50. #ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE
  51. /* Set 1M boot space */
  52. #define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR (CONFIG_SYS_TEXT_BASE & 0xfff00000)
  53. #define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR_PHYS \
  54. (0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR)
  55. #define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc
  56. #endif
  57. #define CONFIG_SRIO_PCIE_BOOT_MASTER
  58. #define CONFIG_DDR_ECC
  59. #include "t4qds.h"
  60. #if defined(CONFIG_SPIFLASH)
  61. #elif defined(CONFIG_SDCARD)
  62. #define CONFIG_SYS_MMC_ENV_DEV 0
  63. #endif
  64. #define CONFIG_SYS_CLK_FREQ get_board_sys_clk()
  65. #define CONFIG_DDR_CLK_FREQ get_board_ddr_clk()
  66. #ifndef __ASSEMBLY__
  67. unsigned long get_board_sys_clk(void);
  68. unsigned long get_board_ddr_clk(void);
  69. #endif
  70. /* EEPROM */
  71. #define CONFIG_ID_EEPROM
  72. #define CONFIG_SYS_I2C_EEPROM_NXID
  73. #define CONFIG_SYS_EEPROM_BUS_NUM 0
  74. #define CONFIG_SYS_I2C_EEPROM_ADDR 0x57
  75. #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
  76. /*
  77. * DDR Setup
  78. */
  79. #define CONFIG_SYS_SPD_BUS_NUM 0
  80. #define SPD_EEPROM_ADDRESS1 0x51
  81. #define SPD_EEPROM_ADDRESS2 0x52
  82. #define SPD_EEPROM_ADDRESS3 0x53
  83. #define SPD_EEPROM_ADDRESS4 0x54
  84. #define SPD_EEPROM_ADDRESS5 0x55
  85. #define SPD_EEPROM_ADDRESS6 0x56
  86. #define SPD_EEPROM_ADDRESS SPD_EEPROM_ADDRESS1 /* for p3041/p5010 */
  87. #define CONFIG_SYS_SDRAM_SIZE 4096 /* for fixed parameter use */
  88. /*
  89. * IFC Definitions
  90. */
  91. #define CONFIG_SYS_NOR0_CSPR_EXT (0xf)
  92. #define CONFIG_SYS_NOR0_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS \
  93. + 0x8000000) | \
  94. CSPR_PORT_SIZE_16 | \
  95. CSPR_MSEL_NOR | \
  96. CSPR_V)
  97. #define CONFIG_SYS_NOR1_CSPR_EXT (0xf)
  98. #define CONFIG_SYS_NOR1_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \
  99. CSPR_PORT_SIZE_16 | \
  100. CSPR_MSEL_NOR | \
  101. CSPR_V)
  102. #define CONFIG_SYS_NOR_AMASK IFC_AMASK(128*1024*1024)
  103. /* NOR Flash Timing Params */
  104. #define CONFIG_SYS_NOR_CSOR CSOR_NAND_TRHZ_80
  105. #define CONFIG_SYS_NOR_FTIM0 (FTIM0_NOR_TACSE(0x4) | \
  106. FTIM0_NOR_TEADC(0x5) | \
  107. FTIM0_NOR_TEAHC(0x5))
  108. #define CONFIG_SYS_NOR_FTIM1 (FTIM1_NOR_TACO(0x35) | \
  109. FTIM1_NOR_TRAD_NOR(0x1A) |\
  110. FTIM1_NOR_TSEQRAD_NOR(0x13))
  111. #define CONFIG_SYS_NOR_FTIM2 (FTIM2_NOR_TCS(0x4) | \
  112. FTIM2_NOR_TCH(0x4) | \
  113. FTIM2_NOR_TWPH(0x0E) | \
  114. FTIM2_NOR_TWP(0x1c))
  115. #define CONFIG_SYS_NOR_FTIM3 0x0
  116. #define CONFIG_SYS_FLASH_QUIET_TEST
  117. #define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
  118. #define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */
  119. #define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */
  120. #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
  121. #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
  122. #define CONFIG_SYS_FLASH_EMPTY_INFO
  123. #define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS \
  124. + 0x8000000, CONFIG_SYS_FLASH_BASE_PHYS}
  125. #define CONFIG_FSL_QIXIS /* use common QIXIS code */
  126. #define QIXIS_BASE 0xffdf0000
  127. #define QIXIS_LBMAP_SWITCH 6
  128. #define QIXIS_LBMAP_MASK 0x0f
  129. #define QIXIS_LBMAP_SHIFT 0
  130. #define QIXIS_LBMAP_DFLTBANK 0x00
  131. #define QIXIS_LBMAP_ALTBANK 0x04
  132. #define QIXIS_RST_CTL_RESET 0x83
  133. #define QIXIS_RST_FORCE_MEM 0x1
  134. #define QIXIS_RCFG_CTL_RECONFIG_IDLE 0x20
  135. #define QIXIS_RCFG_CTL_RECONFIG_START 0x21
  136. #define QIXIS_RCFG_CTL_WATCHDOG_ENBLE 0x08
  137. #define QIXIS_BRDCFG5 0x55
  138. #define QIXIS_MUX_SDHC 2
  139. #define QIXIS_MUX_SDHC_WIDTH8 1
  140. #define QIXIS_BASE_PHYS (0xf00000000ull | QIXIS_BASE)
  141. #define CONFIG_SYS_CSPR3_EXT (0xf)
  142. #define CONFIG_SYS_CSPR3 (CSPR_PHYS_ADDR(QIXIS_BASE_PHYS) \
  143. | CSPR_PORT_SIZE_8 \
  144. | CSPR_MSEL_GPCM \
  145. | CSPR_V)
  146. #define CONFIG_SYS_AMASK3 IFC_AMASK(64 * 1024)
  147. #define CONFIG_SYS_CSOR3 0x0
  148. /* QIXIS Timing parameters for IFC CS3 */
  149. #define CONFIG_SYS_CS3_FTIM0 (FTIM0_GPCM_TACSE(0x0e) | \
  150. FTIM0_GPCM_TEADC(0x0e) | \
  151. FTIM0_GPCM_TEAHC(0x0e))
  152. #define CONFIG_SYS_CS3_FTIM1 (FTIM1_GPCM_TACO(0xff) | \
  153. FTIM1_GPCM_TRAD(0x3f))
  154. #define CONFIG_SYS_CS3_FTIM2 (FTIM2_GPCM_TCS(0x0e) | \
  155. FTIM2_GPCM_TCH(0x8) | \
  156. FTIM2_GPCM_TWP(0x1f))
  157. #define CONFIG_SYS_CS3_FTIM3 0x0
  158. /* NAND Flash on IFC */
  159. #define CONFIG_NAND_FSL_IFC
  160. #define CONFIG_SYS_NAND_BASE 0xff800000
  161. #define CONFIG_SYS_NAND_BASE_PHYS (0xf00000000ull | CONFIG_SYS_NAND_BASE)
  162. #define CONFIG_SYS_NAND_CSPR_EXT (0xf)
  163. #define CONFIG_SYS_NAND_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
  164. | CSPR_PORT_SIZE_8 /* Port Size = 8 bit */ \
  165. | CSPR_MSEL_NAND /* MSEL = NAND */ \
  166. | CSPR_V)
  167. #define CONFIG_SYS_NAND_AMASK IFC_AMASK(64*1024)
  168. #define CONFIG_SYS_NAND_CSOR (CSOR_NAND_ECC_ENC_EN /* ECC on encode */ \
  169. | CSOR_NAND_ECC_DEC_EN /* ECC on decode */ \
  170. | CSOR_NAND_ECC_MODE_4 /* 4-bit ECC */ \
  171. | CSOR_NAND_RAL_3 /* RAL = 2Byes */ \
  172. | CSOR_NAND_PGS_2K /* Page Size = 2K */ \
  173. | CSOR_NAND_SPRZ_64/* Spare size = 64 */ \
  174. | CSOR_NAND_PB(64)) /*Pages Per Block = 64*/
  175. #define CONFIG_SYS_NAND_ONFI_DETECTION
  176. /* ONFI NAND Flash mode0 Timing Params */
  177. #define CONFIG_SYS_NAND_FTIM0 (FTIM0_NAND_TCCST(0x07) | \
  178. FTIM0_NAND_TWP(0x18) | \
  179. FTIM0_NAND_TWCHT(0x07) | \
  180. FTIM0_NAND_TWH(0x0a))
  181. #define CONFIG_SYS_NAND_FTIM1 (FTIM1_NAND_TADLE(0x32) | \
  182. FTIM1_NAND_TWBE(0x39) | \
  183. FTIM1_NAND_TRR(0x0e) | \
  184. FTIM1_NAND_TRP(0x18))
  185. #define CONFIG_SYS_NAND_FTIM2 (FTIM2_NAND_TRAD(0x0f) | \
  186. FTIM2_NAND_TREH(0x0a) | \
  187. FTIM2_NAND_TWHRE(0x1e))
  188. #define CONFIG_SYS_NAND_FTIM3 0x0
  189. #define CONFIG_SYS_NAND_DDR_LAW 11
  190. #define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE }
  191. #define CONFIG_SYS_MAX_NAND_DEVICE 1
  192. #define CONFIG_SYS_NAND_BLOCK_SIZE (128 * 1024)
  193. #define CONFIG_SYS_NAND_MAX_OOBFREE 2
  194. #define CONFIG_SYS_NAND_MAX_ECCPOS 256
  195. #if defined(CONFIG_MTD_RAW_NAND)
  196. #define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NAND_CSPR_EXT
  197. #define CONFIG_SYS_CSPR0 CONFIG_SYS_NAND_CSPR
  198. #define CONFIG_SYS_AMASK0 CONFIG_SYS_NAND_AMASK
  199. #define CONFIG_SYS_CSOR0 CONFIG_SYS_NAND_CSOR
  200. #define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NAND_FTIM0
  201. #define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NAND_FTIM1
  202. #define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NAND_FTIM2
  203. #define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NAND_FTIM3
  204. #define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NOR0_CSPR_EXT
  205. #define CONFIG_SYS_CSPR1 CONFIG_SYS_NOR0_CSPR
  206. #define CONFIG_SYS_AMASK1 CONFIG_SYS_NOR_AMASK
  207. #define CONFIG_SYS_CSOR1 CONFIG_SYS_NOR_CSOR
  208. #define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NOR_FTIM0
  209. #define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NOR_FTIM1
  210. #define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NOR_FTIM2
  211. #define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NOR_FTIM3
  212. #define CONFIG_SYS_CSPR2_EXT CONFIG_SYS_NOR1_CSPR_EXT
  213. #define CONFIG_SYS_CSPR2 CONFIG_SYS_NOR1_CSPR
  214. #define CONFIG_SYS_AMASK2 CONFIG_SYS_NOR_AMASK
  215. #define CONFIG_SYS_CSOR2 CONFIG_SYS_NOR_CSOR
  216. #define CONFIG_SYS_CS2_FTIM0 CONFIG_SYS_NOR_FTIM0
  217. #define CONFIG_SYS_CS2_FTIM1 CONFIG_SYS_NOR_FTIM1
  218. #define CONFIG_SYS_CS2_FTIM2 CONFIG_SYS_NOR_FTIM2
  219. #define CONFIG_SYS_CS2_FTIM3 CONFIG_SYS_NOR_FTIM3
  220. #else
  221. #define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NOR0_CSPR_EXT
  222. #define CONFIG_SYS_CSPR0 CONFIG_SYS_NOR0_CSPR
  223. #define CONFIG_SYS_AMASK0 CONFIG_SYS_NOR_AMASK
  224. #define CONFIG_SYS_CSOR0 CONFIG_SYS_NOR_CSOR
  225. #define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NOR_FTIM0
  226. #define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NOR_FTIM1
  227. #define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NOR_FTIM2
  228. #define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NOR_FTIM3
  229. #define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NOR1_CSPR_EXT
  230. #define CONFIG_SYS_CSPR1 CONFIG_SYS_NOR1_CSPR
  231. #define CONFIG_SYS_AMASK1 CONFIG_SYS_NOR_AMASK
  232. #define CONFIG_SYS_CSOR1 CONFIG_SYS_NOR_CSOR
  233. #define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NOR_FTIM0
  234. #define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NOR_FTIM1
  235. #define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NOR_FTIM2
  236. #define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NOR_FTIM3
  237. #define CONFIG_SYS_CSPR2_EXT CONFIG_SYS_NAND_CSPR_EXT
  238. #define CONFIG_SYS_CSPR2 CONFIG_SYS_NAND_CSPR
  239. #define CONFIG_SYS_AMASK2 CONFIG_SYS_NAND_AMASK
  240. #define CONFIG_SYS_CSOR2 CONFIG_SYS_NAND_CSOR
  241. #define CONFIG_SYS_CS2_FTIM0 CONFIG_SYS_NAND_FTIM0
  242. #define CONFIG_SYS_CS2_FTIM1 CONFIG_SYS_NAND_FTIM1
  243. #define CONFIG_SYS_CS2_FTIM2 CONFIG_SYS_NAND_FTIM2
  244. #define CONFIG_SYS_CS2_FTIM3 CONFIG_SYS_NAND_FTIM3
  245. #endif
  246. #if defined(CONFIG_RAMBOOT_PBL)
  247. #define CONFIG_SYS_RAMBOOT
  248. #endif
  249. /* I2C */
  250. #ifndef CONFIG_DM_I2C
  251. #define CONFIG_SYS_I2C
  252. #else
  253. #undef CONFIG_SYS_I2C
  254. #undef CONFIG_SYS_FSL_I2C2_OFFSET
  255. #undef CONFIG_SYS_FSL_I2C2_SLAVE
  256. #undef CONFIG_SYS_FSL_I2C2_SPEED
  257. #undef CONFIG_SYS_FSL_I2C_SLAVE
  258. #undef CONFIG_SYS_FSL_I2C_SPEED
  259. #undef CONFIG_SYS_FSL_I2C_OFFSET
  260. #endif
  261. #define CONFIG_SYS_I2C_FSL
  262. #define CONFIG_SYS_FSL_I2C_SPEED 100000 /* I2C speed */
  263. #define CONFIG_SYS_FSL_I2C2_SPEED 100000 /* I2C2 speed */
  264. #define I2C_MUX_PCA_ADDR_PRI 0x77 /* I2C bus multiplexer,primary */
  265. #define I2C_MUX_PCA_ADDR_SEC 0x76 /* I2C bus multiplexer,secondary */
  266. #define I2C_MUX_CH_DEFAULT 0x8
  267. #define I2C_MUX_CH_VOL_MONITOR 0xa
  268. #define I2C_MUX_CH_VSC3316_FS 0xc
  269. #define I2C_MUX_CH_VSC3316_BS 0xd
  270. /* Voltage monitor on channel 2*/
  271. #define I2C_VOL_MONITOR_ADDR 0x40
  272. #define I2C_VOL_MONITOR_BUS_V_OFFSET 0x2
  273. #define I2C_VOL_MONITOR_BUS_V_OVF 0x1
  274. #define I2C_VOL_MONITOR_BUS_V_SHIFT 3
  275. /* VSC Crossbar switches */
  276. #define CONFIG_VSC_CROSSBAR
  277. #define VSC3316_FSM_TX_ADDR 0x70
  278. #define VSC3316_FSM_RX_ADDR 0x71
  279. /*
  280. * RapidIO
  281. */
  282. /*
  283. * for slave u-boot IMAGE instored in master memory space,
  284. * PHYS must be aligned based on the SIZE
  285. */
  286. #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_PHYS 0xfef200000ull
  287. #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS1 0xfff00000ull
  288. #define CONFIG_SRIO_PCIE_BOOT_IMAGE_SIZE 0x100000 /* 1M */
  289. #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS2 0x3fff00000ull
  290. /*
  291. * for slave UCODE and ENV instored in master memory space,
  292. * PHYS must be aligned based on the SIZE
  293. */
  294. #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_PHYS 0xfef100000ull
  295. #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_BUS 0x3ffe00000ull
  296. #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_SIZE 0x40000 /* 256K */
  297. /* slave core release by master*/
  298. #define CONFIG_SRIO_PCIE_BOOT_BRR_OFFSET 0xe00e4
  299. #define CONFIG_SRIO_PCIE_BOOT_RELEASE_MASK 0x00000001 /* release core 0 */
  300. /*
  301. * SRIO_PCIE_BOOT - SLAVE
  302. */
  303. #ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE
  304. #define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR 0xFFE00000
  305. #define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR_PHYS \
  306. (0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR)
  307. #endif
  308. /*
  309. * eSPI - Enhanced SPI
  310. */
  311. /* Qman/Bman */
  312. #ifndef CONFIG_NOBQFMAN
  313. #define CONFIG_SYS_BMAN_NUM_PORTALS 50
  314. #define CONFIG_SYS_BMAN_MEM_BASE 0xf4000000
  315. #define CONFIG_SYS_BMAN_MEM_PHYS 0xff4000000ull
  316. #define CONFIG_SYS_BMAN_MEM_SIZE 0x02000000
  317. #define CONFIG_SYS_BMAN_SP_CENA_SIZE 0x4000
  318. #define CONFIG_SYS_BMAN_SP_CINH_SIZE 0x1000
  319. #define CONFIG_SYS_BMAN_CENA_BASE CONFIG_SYS_BMAN_MEM_BASE
  320. #define CONFIG_SYS_BMAN_CENA_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
  321. #define CONFIG_SYS_BMAN_CINH_BASE (CONFIG_SYS_BMAN_MEM_BASE + \
  322. CONFIG_SYS_BMAN_CENA_SIZE)
  323. #define CONFIG_SYS_BMAN_CINH_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
  324. #define CONFIG_SYS_BMAN_SWP_ISDR_REG 0xE08
  325. #define CONFIG_SYS_QMAN_NUM_PORTALS 50
  326. #define CONFIG_SYS_QMAN_MEM_BASE 0xf6000000
  327. #define CONFIG_SYS_QMAN_MEM_PHYS 0xff6000000ull
  328. #define CONFIG_SYS_QMAN_MEM_SIZE 0x02000000
  329. #define CONFIG_SYS_QMAN_SP_CENA_SIZE 0x4000
  330. #define CONFIG_SYS_QMAN_SP_CINH_SIZE 0x1000
  331. #define CONFIG_SYS_QMAN_CENA_BASE CONFIG_SYS_QMAN_MEM_BASE
  332. #define CONFIG_SYS_QMAN_CENA_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
  333. #define CONFIG_SYS_QMAN_CINH_BASE (CONFIG_SYS_QMAN_MEM_BASE + \
  334. CONFIG_SYS_QMAN_CENA_SIZE)
  335. #define CONFIG_SYS_QMAN_CINH_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
  336. #define CONFIG_SYS_QMAN_SWP_ISDR_REG 0xE08
  337. #define CONFIG_SYS_DPAA_FMAN
  338. #define CONFIG_SYS_DPAA_PME
  339. #define CONFIG_SYS_PMAN
  340. #define CONFIG_SYS_DPAA_DCE
  341. #define CONFIG_SYS_DPAA_RMAN
  342. #define CONFIG_SYS_INTERLAKEN
  343. /* Default address of microcode for the Linux Fman driver */
  344. #if defined(CONFIG_SPIFLASH)
  345. /*
  346. * env is stored at 0x100000, sector size is 0x10000, ucode is stored after
  347. * env, so we got 0x110000.
  348. */
  349. #define CONFIG_SYS_FMAN_FW_ADDR 0x110000
  350. #elif defined(CONFIG_SDCARD)
  351. /*
  352. * PBL SD boot image should stored at 0x1000(8 blocks), the size of the image is
  353. * about 1MB (2048 blocks), Env is stored after the image, and the env size is
  354. * 0x2000 (16 blocks), 8 + 2048 + 16 = 2072, enlarge it to 2080.
  355. */
  356. #define CONFIG_SYS_FMAN_FW_ADDR (512 * 0x820)
  357. #elif defined(CONFIG_MTD_RAW_NAND)
  358. #define CONFIG_SYS_FMAN_FW_ADDR (11 * CONFIG_SYS_NAND_BLOCK_SIZE)
  359. #elif defined(CONFIG_SRIO_PCIE_BOOT_SLAVE)
  360. /*
  361. * Slave has no ucode locally, it can fetch this from remote. When implementing
  362. * in two corenet boards, slave's ucode could be stored in master's memory
  363. * space, the address can be mapped from slave TLB->slave LAW->
  364. * slave SRIO or PCIE outbound window->master inbound window->
  365. * master LAW->the ucode address in master's memory space.
  366. */
  367. #define CONFIG_SYS_FMAN_FW_ADDR 0xFFE00000
  368. #else
  369. #define CONFIG_SYS_FMAN_FW_ADDR 0xEFF00000
  370. #endif
  371. #define CONFIG_SYS_QE_FMAN_FW_LENGTH 0x10000
  372. #define CONFIG_SYS_FDT_PAD (0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH)
  373. #endif /* CONFIG_NOBQFMAN */
  374. #ifdef CONFIG_SYS_DPAA_FMAN
  375. #define SGMII_CARD_PORT1_PHY_ADDR 0x1C
  376. #define SGMII_CARD_PORT2_PHY_ADDR 0x1D
  377. #define SGMII_CARD_PORT3_PHY_ADDR 0x1E
  378. #define SGMII_CARD_PORT4_PHY_ADDR 0x1F
  379. #define FM1_10GEC1_PHY_ADDR 0x0
  380. #define FM1_10GEC2_PHY_ADDR 0x1
  381. #define FM2_10GEC1_PHY_ADDR 0x2
  382. #define FM2_10GEC2_PHY_ADDR 0x3
  383. #endif
  384. /* SATA */
  385. #ifdef CONFIG_FSL_SATA_V2
  386. #define CONFIG_SYS_SATA_MAX_DEVICE 2
  387. #define CONFIG_SATA1
  388. #define CONFIG_SYS_SATA1 CONFIG_SYS_MPC85xx_SATA1_ADDR
  389. #define CONFIG_SYS_SATA1_FLAGS FLAGS_DMA
  390. #define CONFIG_SATA2
  391. #define CONFIG_SYS_SATA2 CONFIG_SYS_MPC85xx_SATA2_ADDR
  392. #define CONFIG_SYS_SATA2_FLAGS FLAGS_DMA
  393. #define CONFIG_LBA48
  394. #endif
  395. #ifdef CONFIG_FMAN_ENET
  396. #define CONFIG_ETHPRIME "FM1@DTSEC1"
  397. #endif
  398. /*
  399. * USB
  400. */
  401. #define CONFIG_USB_EHCI_FSL
  402. #define CONFIG_EHCI_HCD_INIT_AFTER_RESET
  403. #define CONFIG_HAS_FSL_DR_USB
  404. #ifdef CONFIG_MMC
  405. #define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC85xx_ESDHC_ADDR
  406. #define CONFIG_SYS_FSL_ESDHC_BROKEN_TIMEOUT
  407. #define CONFIG_SYS_FSL_MMC_HAS_CAPBLT_VS33
  408. #define CONFIG_ESDHC_DETECT_QUIRK \
  409. (!(readb(QIXIS_BASE + QIXIS_BRDCFG5) & QIXIS_MUX_SDHC) || \
  410. IS_SVR_REV(get_svr(), 1, 0))
  411. #define CONFIG_ESDHC_DETECT_8_BIT_QUIRK \
  412. (!(readb(QIXIS_BASE + QIXIS_BRDCFG5) & QIXIS_MUX_SDHC_WIDTH8))
  413. #endif
  414. #define __USB_PHY_TYPE utmi
  415. /*
  416. * T4240 has 3 DDR controllers. Default to 3-way interleaving. It can be
  417. * 3way_1KB, 3way_4KB, 3way_8KB. T4160 has 2 DDR controllers. Default to 2-way
  418. * interleaving. It can be cacheline, page, bank, superbank.
  419. * See doc/README.fsl-ddr for details.
  420. */
  421. #ifdef CONFIG_ARCH_T4240
  422. #define CTRL_INTLV_PREFERED 3way_4KB
  423. #else
  424. #define CTRL_INTLV_PREFERED cacheline
  425. #endif
  426. #define CONFIG_EXTRA_ENV_SETTINGS \
  427. "hwconfig=fsl_ddr:" \
  428. "ctlr_intlv=" __stringify(CTRL_INTLV_PREFERED) "," \
  429. "bank_intlv=auto;" \
  430. "usb1:dr_mode=host,phy_type=" __stringify(__USB_PHY_TYPE) "\0"\
  431. "netdev=eth0\0" \
  432. "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \
  433. "ubootaddr=" __stringify(CONFIG_SYS_TEXT_BASE) "\0" \
  434. "tftpflash=tftpboot $loadaddr $uboot && " \
  435. "protect off $ubootaddr +$filesize && " \
  436. "erase $ubootaddr +$filesize && " \
  437. "cp.b $loadaddr $ubootaddr $filesize && " \
  438. "protect on $ubootaddr +$filesize && " \
  439. "cmp.b $loadaddr $ubootaddr $filesize\0" \
  440. "consoledev=ttyS0\0" \
  441. "ramdiskaddr=2000000\0" \
  442. "ramdiskfile=t4240qds/ramdisk.uboot\0" \
  443. "fdtaddr=1e00000\0" \
  444. "fdtfile=t4240qds/t4240qds.dtb\0" \
  445. "bdev=sda3\0"
  446. #define CONFIG_HVBOOT \
  447. "setenv bootargs config-addr=0x60000000; " \
  448. "bootm 0x01000000 - 0x00f00000"
  449. #define CONFIG_ALU \
  450. "setenv bootargs root=/dev/$bdev rw " \
  451. "console=$consoledev,$baudrate $othbootargs;" \
  452. "cpu 1 release 0x01000000 - - -;" \
  453. "cpu 2 release 0x01000000 - - -;" \
  454. "cpu 3 release 0x01000000 - - -;" \
  455. "cpu 4 release 0x01000000 - - -;" \
  456. "cpu 5 release 0x01000000 - - -;" \
  457. "cpu 6 release 0x01000000 - - -;" \
  458. "cpu 7 release 0x01000000 - - -;" \
  459. "go 0x01000000"
  460. #define CONFIG_LINUX \
  461. "setenv bootargs root=/dev/ram rw " \
  462. "console=$consoledev,$baudrate $othbootargs;" \
  463. "setenv ramdiskaddr 0x02000000;" \
  464. "setenv fdtaddr 0x00c00000;" \
  465. "setenv loadaddr 0x1000000;" \
  466. "bootm $loadaddr $ramdiskaddr $fdtaddr"
  467. #define CONFIG_HDBOOT \
  468. "setenv bootargs root=/dev/$bdev rw " \
  469. "console=$consoledev,$baudrate $othbootargs;" \
  470. "tftp $loadaddr $bootfile;" \
  471. "tftp $fdtaddr $fdtfile;" \
  472. "bootm $loadaddr - $fdtaddr"
  473. #define CONFIG_NFSBOOTCOMMAND \
  474. "setenv bootargs root=/dev/nfs rw " \
  475. "nfsroot=$serverip:$rootpath " \
  476. "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
  477. "console=$consoledev,$baudrate $othbootargs;" \
  478. "tftp $loadaddr $bootfile;" \
  479. "tftp $fdtaddr $fdtfile;" \
  480. "bootm $loadaddr - $fdtaddr"
  481. #define CONFIG_RAMBOOTCOMMAND \
  482. "setenv bootargs root=/dev/ram rw " \
  483. "console=$consoledev,$baudrate $othbootargs;" \
  484. "tftp $ramdiskaddr $ramdiskfile;" \
  485. "tftp $loadaddr $bootfile;" \
  486. "tftp $fdtaddr $fdtfile;" \
  487. "bootm $loadaddr $ramdiskaddr $fdtaddr"
  488. #define CONFIG_BOOTCOMMAND CONFIG_LINUX
  489. #include <asm/fsl_secure_boot.h>
  490. #endif /* __CONFIG_H */